

# Intel<sup>®</sup> 500 Series Chipset Family On-Package Platform Controller Hub

**External Design Specification, Volume 1 of 2** 

Supporting Tiger Lake and Rocket Lake Platforms

Rev. 1.2

October 2019

**Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at [intel.com].

October 2019

Doc. No.: 576591, Rev.: 1.2

\*Other names and brands may be claimed as the property of others.

Copyright  $^{\scriptsize @}$  2019, Intel Corporation. All rights reserved.



## **Contents**

| Revision History                                                                      | 13 |
|---------------------------------------------------------------------------------------|----|
| 1.0 Introduction                                                                      | 14 |
| 1.1 Overview                                                                          | 14 |
| 2.0 PCH Controller Device IDs                                                         | 17 |
| 2.1 Device and Revision ID Table                                                      | 17 |
| 3.0 Flexible High Speed I/O                                                           | 20 |
| 3.1 Acronyms                                                                          |    |
| 3.2 PCH-LP (UP4)                                                                      | 20 |
| 3.3 PCH-LP (UP3)                                                                      | 21 |
| 3.4 Overview                                                                          |    |
| 3.5 Flexible I/O Lane Selection                                                       | 23 |
| 4.0 Memory Mapping                                                                    | 24 |
| 4.1 Functional Description                                                            |    |
| 4.1.1 PCI Devices and Functions                                                       | 24 |
| 4.1.2 Fixed I/O Address Ranges                                                        |    |
| 4.1.3 Variable I/O Decode Ranges                                                      |    |
| 4.2 Memory Map                                                                        |    |
| 4.2.1 Boot Block Update Scheme                                                        | 30 |
| 5.0 System Management                                                                 | 33 |
| 5.1 Acronyms                                                                          | 33 |
| 5.2 Theory of Operation                                                               |    |
| 5.2.1 Handling an Intruder                                                            | 33 |
| 5.2.2 TCO Modes                                                                       | 34 |
| 6.0 High Precision Event Timer (HPET)                                                 | 37 |
| 6.1 References                                                                        |    |
| 6.2 Overview                                                                          | 37 |
| 6.2.1 Timer Accuracy                                                                  |    |
| 6.2.2 Timer Off-load                                                                  |    |
| 6.2.3 Interrupt Mapping                                                               |    |
| 6.2.4 Periodic Versus Non-Periodic Modes                                              |    |
| 6.2.5 Enabling the Timers                                                             |    |
| 6.2.6 Interrupt Levels                                                                |    |
| 6.2.7 Handling Interrupts 6.2.8 Issues Related to 64 bit Timers with 32 bit Processor |    |
|                                                                                       |    |
| 7.0 PCH Thermal Sensor                                                                |    |
| 7.1 Modes of Operation                                                                |    |
| 7.2 Temperature Trip Point                                                            |    |
| 7.3 Thermal Sensor Accuracy (T <sub>accuracy</sub> )                                  |    |
| 7.4 Thermal Reporting to an EC                                                        |    |
| 7.5 Thermal Trip Signal (PCHHOT#)                                                     | 44 |



| 8.0 Power Delivery                                                                                    | . 45 |
|-------------------------------------------------------------------------------------------------------|------|
| 8.1 Power and Ground Signals                                                                          |      |
| 9.0 Pin Straps                                                                                        | 49   |
| 10.0 8254 Timers                                                                                      |      |
| 10.1 Timer Programming                                                                                |      |
| 11.0 Audio Voice and Speech                                                                           |      |
| 11.1 Acronyms                                                                                         |      |
| 11.2 References                                                                                       |      |
| 11.3 Feature Overview                                                                                 | 56   |
| 11.3.1 Intel <sup>®</sup> High Definition Audio (Intel <sup>®</sup> HD Audio) Controller Capabilities |      |
| 11.3.2 Audio DSP Capabilities                                                                         |      |
| 11.3.4 Direct Attached Digital Microphone (PDM) Interface                                             |      |
| 11.3.5 USB Audio Offload Support                                                                      |      |
| 11.3.6 I <sup>2</sup> S/PCM Interface                                                                 |      |
| 11.3.7 Intel® Display Audio Interface                                                                 |      |
| 11.3.8 MIPI <sup>®</sup> SoundWire <sup>®</sup> Interface                                             |      |
| 11.5 Integrated Pull-Ups and Pull-Downs                                                               |      |
| 11.6 I/O Signal Planes and States                                                                     |      |
| 12.0 Controller Link                                                                                  | 63   |
| 12.1 Acronyms                                                                                         |      |
| 12.2 Signal Description                                                                               |      |
| 12.3 Integrated Pull-Ups and Pull-Downs                                                               |      |
| 12.4 I/O Signal Planes and States                                                                     |      |
| 12.5 External CL_RST# Pin Driven/Open-drained Mode Support                                            |      |
| 13.0 Processor Sideband Signals                                                                       |      |
| 13.1 Acronyms                                                                                         |      |
| 13.2 Signal Description                                                                               |      |
| 13.3 Integrated Pull-Ups and Pull-Downs                                                               |      |
| 13.5 Functional Description                                                                           |      |
| ·                                                                                                     |      |
| 14.0 Digital Display Signals                                                                          |      |
| 14.1 Acronyms.                                                                                        |      |
| 14.2 Signal Description                                                                               |      |
| 14.4 Integrated Pull-Ups and Pull-Downs                                                               |      |
| 14.5 I/O Signal Planes and States                                                                     |      |
|                                                                                                       |      |
| 15.0 Enhanced Serial Peripheral Interface eSPI                                                        |      |
| 15.1 Acronyms.                                                                                        |      |
| 15.2 References.                                                                                      |      |
| 15.3 Signal Description                                                                               |      |
| 15.4 Integrated Pull-Ops and Pull-Downs                                                               |      |

## Contents—Tiger Lake



|      | 15.6 Functional Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 72                                                                               |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|      | 15.6.1 Operating Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | . 73                                                                             |
|      | 15.6.2 Protocols                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 73                                                                               |
|      | 15.6.3 WAIT States from eSPI Slave                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | .73                                                                              |
|      | 15.6.4 In-Band Link Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | .74                                                                              |
|      | 15.6.5 Slave Discovery                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 74                                                                             |
|      | 15.6.6 Flash Sharing Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 74                                                                             |
|      | 15.6.7 PECI Over eSPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | .74                                                                              |
|      | 15.6.8 Multiple OOB Master                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | . 74                                                                             |
|      | 15.6.9 Channels and Supported Transactions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | . 75                                                                             |
| 16.0 | General Purpose Input and Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 81                                                                               |
|      | 16.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 81                                                                               |
|      | 16.2 Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                  |
|      | 16.3 Functional Description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |
|      | 16.3.1 Configurable GPIO Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                  |
|      | 16.3.2 GPIO Buffer Impedance Compensation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                  |
|      | 16.3.3 Interrupt / IRQ via GPIO Requirement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                  |
|      | 16.3.4 Programmable Hardware Debouncer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                  |
|      | 16.3.5 Integrated Pull-ups and Pull-downs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                  |
|      | 16.3.6 SCI / SMI# and NMI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |
|      | 16.3.7 Timed GPIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                  |
|      | 16.3.8 GPIO Blink (BK) and Serial Blink (SBK)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                  |
|      | 16.3.9 GPIO Ownership                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                  |
|      | 16.3.10 Native Function and TERM Bit Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |
| 170  | Intel <sup>®</sup> Serial I/O Inter-Integrated Circuit (I <sup>2</sup> C) Controllers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0 E                                                                              |
|      | Intel Serial I/O Inter-Integrated Circuit (1-C) Controllers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                  |
| 17.0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                  |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86                                                                               |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>.86                                                                        |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86                                                               |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86                                                               |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86<br>. 86                                                       |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86<br>. 87<br>. 87                                               |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86<br>. 87<br>87                                                 |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86<br>. 87<br>87<br>87                                           |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86<br>. 87<br>87<br>. 88                                         |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86<br>. 87<br>87<br>. 88<br>89                                   |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86<br>. 87<br>. 87<br>. 88<br>. 89<br>. 90                       |
| 17.0 | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>86<br>87<br>87<br>87<br>89<br>89                                           |
|      | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 86<br>. 86<br>. 86<br>. 87<br>87<br>. 88<br>. 89<br>. 90                         |
|      | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8686868787899090                                                                 |
|      | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 866<br>866<br>876<br>877<br>878<br>899<br>990<br>900                             |
|      | 17.1 Acronyms.  17.2 References.  17.3 Signal Description.  17.4 Integrated Pull-Ups and Pull-Downs.  17.5 I/O Signal Planes and States.  17.6 Functional Description.  17.6.1 Protocols Overview.  17.6.2 DMA Controller.  17.6.3 Reset.  17.6.4 Power Management.  17.6.5 Interrupts.  17.6.6 Error Handling.  17.6.7 Programmable SDA Hold Time.  Gigabit Ethernet Controller.  18.1 Acronyms.  18.2 References.                                                                                                                                                                                                     | 86686686687687687689090090091691                                                 |
|      | 17.1 Acronyms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 868687878789909191                                                               |
|      | 17.1 Acronyms 17.2 References 17.3 Signal Description 17.4 Integrated Pull-Ups and Pull-Downs 17.5 I/O Signal Planes and States 17.6 Functional Description 17.6.1 Protocols Overview 17.6.2 DMA Controller 17.6.3 Reset 17.6.4 Power Management 17.6.5 Interrupts 17.6.6 Error Handling 17.6.7 Programmable SDA Hold Time  Gigabit Ethernet Controller 18.1 Acronyms 18.2 References 18.3 Signal Description 18.4 Integrated Pull-Ups and Pull-Downs                                                                                                                                                                   | 86868687878990909191                                                             |
|      | 17.1 Acronyms. 17.2 References. 17.3 Signal Description. 17.4 Integrated Pull-Ups and Pull-Downs. 17.5 I/O Signal Planes and States. 17.6 Functional Description. 17.6.1 Protocols Overview. 17.6.2 DMA Controller. 17.6.3 Reset. 17.6.4 Power Management. 17.6.5 Interrupts. 17.6.6 Error Handling. 17.6.7 Programmable SDA Hold Time.  Gigabit Ethernet Controller. 18.1 Acronyms. 18.2 References. 18.3 Signal Description. 18.4 Integrated Pull-Ups and Pull-Downs. 18.5 I/O Signal Planes and States.                                                                                                              | 868686878787899091919192                                                         |
|      | 17.1 Acronyms. 17.2 References. 17.3 Signal Description. 17.4 Integrated Pull-Ups and Pull-Downs. 17.5 I/O Signal Planes and States. 17.6 Functional Description. 17.6.1 Protocols Overview. 17.6.2 DMA Controller. 17.6.3 Reset. 17.6.4 Power Management. 17.6.5 Interrupts. 17.6.6 Error Handling. 17.6.7 Programmable SDA Hold Time.  Gigabit Ethernet Controller. 18.1 Acronyms. 18.2 References. 18.3 Signal Description. 18.4 Integrated Pull-Ups and Pull-Downs. 18.5 I/O Signal Planes and States.                                                                                                              | 866<br>866<br>876<br>877<br>879<br>899<br>990<br>991<br>991<br>991<br>992<br>992 |
|      | 17.1 Acronyms. 17.2 References. 17.3 Signal Description. 17.4 Integrated Pull-Ups and Pull-Downs. 17.5 I/O Signal Planes and States. 17.6 Functional Description. 17.6.1 Protocols Overview. 17.6.2 DMA Controller. 17.6.3 Reset. 17.6.4 Power Management. 17.6.5 Interrupts. 17.6.6 Error Handling. 17.6.7 Programmable SDA Hold Time.  Gigabit Ethernet Controller.  18.1 Acronyms. 18.2 References. 18.3 Signal Description. 18.4 Integrated Pull-Ups and Pull-Downs. 18.5 I/O Signal Planes and States. 18.6 Functional Description. 18.6.1 GbE PCI Express* Bus Interface.                                         | 8668668668768768898999909919919191929394                                         |
|      | 17.1 Acronyms. 17.2 References. 17.3 Signal Description. 17.4 Integrated Pull-Ups and Pull-Downs. 17.5 I/O Signal Planes and States. 17.6 Functional Description. 17.6.1 Protocols Overview. 17.6.2 DMA Controller. 17.6.3 Reset. 17.6.4 Power Management. 17.6.5 Interrupts. 17.6.6 Error Handling. 17.6.7 Programmable SDA Hold Time.  Gigabit Ethernet Controller. 18.1 Acronyms. 18.2 References. 18.3 Signal Description. 18.4 Integrated Pull-Ups and Pull-Downs. 18.5 I/O Signal Planes and States. 18.6 Functional Description. 18.6.1 GbE PCI Express* Bus Interface. 18.6.2 Error Events and Error Reporting. | 868686878789909091919192                                                         |
|      | 17.1 Acronyms. 17.2 References. 17.3 Signal Description. 17.4 Integrated Pull-Ups and Pull-Downs. 17.5 I/O Signal Planes and States. 17.6 Functional Description. 17.6.1 Protocols Overview. 17.6.2 DMA Controller. 17.6.3 Reset. 17.6.4 Power Management. 17.6.5 Interrupts. 17.6.6 Error Handling. 17.6.7 Programmable SDA Hold Time.  Gigabit Ethernet Controller.  18.1 Acronyms. 18.2 References. 18.3 Signal Description. 18.4 Integrated Pull-Ups and Pull-Downs. 18.5 I/O Signal Planes and States. 18.6 Functional Description. 18.6.1 GbE PCI Express* Bus Interface.                                         | 8686878787898990909191919293                                                     |



| 19.0 | Integrated Sensor Hub (ISH)                                     | 97         |
|------|-----------------------------------------------------------------|------------|
|      | 19.1 Acronyms                                                   | 97         |
|      | 19.2 References                                                 | 97         |
|      | 19.3 Feature Overview                                           | 97         |
|      | 19.3.1 ISH I <sup>2</sup> C Controllers                         | 98         |
|      | 19.3.2 ISH UART Controller                                      | 98         |
|      | 19.3.3 ISH GSPI Controller                                      | 98         |
|      | 19.3.4 ISH GPIOs                                                | 99         |
|      | 19.4 Signal Description                                         | 99         |
|      | 19.5 Integrated Pull-Ups and Pull-Downs                         | 100        |
|      | 19.6 I/O Signal Planes and States                               |            |
|      | 19.7 Functional Description                                     |            |
|      | 19.7.1 ISH Micro-Controller                                     |            |
|      | 19.7.2 SRAM                                                     |            |
|      | 19.7.3 PCI Host Interface                                       |            |
|      | 19.7.4 Power Domains and Management                             |            |
|      | 19.7.5 ISH IPC                                                  |            |
|      | 19.7.6 ISH Interrupt Handling via IOAPIC (Interrupt Controller) |            |
| 20.0 | PCH and System Clocks                                           |            |
|      | 20.1 Integrated Clock Controller (ICC)                          |            |
|      | 20.2 Signal Descriptions                                        |            |
|      | 20.3 I/O Signal Pin States                                      | 104        |
| 21.0 | PCI Express* (PCIe*)                                            | 105        |
|      | 21.1 Acronyms                                                   | 105        |
|      | 21.2 Signal Description                                         | 105        |
|      | 21.3 I/O Signal Planes and States                               | 105        |
|      | 21.4 PCI Express* Port Support Feature Details                  |            |
|      | 21.5 Functional Description                                     |            |
|      | 21.5.1 Interrupt Generation                                     |            |
|      | 21.5.2 PCI Express* Power Management                            |            |
|      | 21.5.3 Dynamic Link Throttling                                  |            |
|      | 21.5.4 Port 8xh Decode                                          |            |
|      | 21.5.5 Separate Reference Clock with Independent SSC (SRIS)     |            |
|      | 21.5.6 Advanced Error Reporting                                 |            |
|      | 21.5.7 Single - Root I/O Virtualization (SR - IOV)              |            |
|      | 21.5.8 SERR# Generation                                         |            |
|      | 21.5.9 Hot - Plug                                               |            |
|      | 21.5.10 PCI Express* Lane Polarity Inversion                    |            |
|      | 21.5.11 Precision Time Measurement (PTM)                        |            |
| 22.0 | Power Management                                                |            |
|      | 22.1 Power Management                                           |            |
|      | 22.3 References                                                 |            |
|      |                                                                 |            |
|      | 22 4 Signal Description                                         | 11/        |
|      | 22.4 Signal Description                                         |            |
|      | 22.5 Integrated Pull-Ups and Pull-Downs                         | 117        |
|      |                                                                 | 117<br>117 |

## Contents—Tiger Lake



|        | 22.7.2 PCH S0 Low Power                                                     |     |
|--------|-----------------------------------------------------------------------------|-----|
|        | 22.7.3 Power Management Sub-state                                           |     |
|        | 22.7.4 PCH and System Power States                                          |     |
|        | 22.7.5 SMI#/SCI Generation                                                  |     |
|        | 22.7.6 C-States                                                             |     |
|        | 22.7.7 Sleep States                                                         |     |
|        | 22.7.8 Event Input Signals and Their Usage                                  |     |
|        | 22.7.9 ALT Access Mode                                                      |     |
|        | 22.7.10 Reset Behavior                                                      |     |
| 23.0 R | leal Time Clock (RTC)                                                       | 142 |
|        | 23.1 Acronyms                                                               |     |
| 2      | 23.2 References                                                             | 142 |
|        | 23.3 Signal Description                                                     |     |
| 2      | 23.4 I/O Signal Planes and States                                           | 143 |
| 24.0 S | erial ATA (SATA)                                                            | 144 |
|        | 24.1 Acronyms                                                               |     |
|        | 24.2 References                                                             |     |
|        | 24.4 Integrated Pull-Ups and Pull-Downs                                     |     |
|        | 24.5 I/O Signal Planes and States                                           |     |
| 2      | 24.6 Functional Description                                                 |     |
|        | 24.6.1 SATA 6 Gb/s Support                                                  |     |
|        | 24.6.2 SATA Feature Support                                                 |     |
|        | 24.6.3 Hot - Plug Operation                                                 | 146 |
|        | 24.6.4 Intel <sup>®</sup> Rapid Storage Technology (Intel <sup>®</sup> RST) |     |
|        | 24.6.5 Power Management Operation                                           |     |
|        | 24.6.6 SATA Device Presence                                                 |     |
|        | 24.6.7 SATA LED                                                             |     |
|        | 24.6.8 Advanced Host Controller Interface (AHCI) Operation                  |     |
|        | ystem Management Interface and SMLink                                       |     |
|        | 25.1 Acronyms                                                               |     |
|        | 25.2 Signal Description                                                     |     |
|        | 25.3 Integrated Pull-Ups and Pull-Downs                                     |     |
|        | 25.4 I/O Signal Planes and States                                           |     |
| 2      | 25.5 Functional Description                                                 |     |
|        | 25.5.1 Integrated USB-C Usage                                               |     |
|        | lost System Management Bus (SMBus) Controller                               |     |
|        | 26.1 Acronyms                                                               |     |
|        | 26.2 References                                                             |     |
|        | 26.3 Signal Description                                                     |     |
|        | 26.4 Integrated Pull-Ups and Pull-Downs                                     |     |
|        | 26.5 I/O Signal Planes and States                                           |     |
| 2      | 26.6 Functional Description                                                 |     |
|        | 26.6.1 Host Controller                                                      |     |
|        | 26.6.2 SMBus Slave Interface                                                |     |
| 2      | 26.7 SMBus Power Gating                                                     | 170 |
| 27.0 S | erial Peripheral Interface (SPI)                                            | 171 |
|        | 27.1 Acronyms                                                               |     |



|      | 27.2 Signal Description                                              | 171 |
|------|----------------------------------------------------------------------|-----|
|      | 27.3 Integrated Pull-Ups and Pull-Downs                              |     |
|      | 27.4 I/O Signal Planes and States                                    |     |
|      | 27.5 Functional Description                                          |     |
|      | 27.5.1 SPI0 for Flash                                                | 173 |
|      | 27.5.2 SPIO Support for TPM                                          | 177 |
|      | 27.6 VCCSPI Voltage (3.3V or 1.8V) Selection                         | 177 |
| 28 U | Touch Host Controller (THC)                                          | 170 |
| 20.0 |                                                                      |     |
|      | 28.1 Acronyms                                                        |     |
|      | 28.2 Signal Description                                              |     |
|      | 28.3 Integrated Pull-Ups and Pull-Downs                              |     |
|      | 28.4 I/O Signal Planes and States                                    |     |
|      | 28.5 Functional Description                                          |     |
| 29.0 | Intel® Serial IO Generic SPI (GSPI) Controllers                      |     |
|      | 29.1 Acronyms                                                        |     |
|      | 29.2 Signal Description                                              | 182 |
|      | 29.3 Integrated Pull-Ups and Pull-Downs                              |     |
|      | 29.4 I/O Signal Planes and States                                    |     |
|      | 29.5 Functional Description                                          | 184 |
|      | 29.5.1 Controller Overview                                           |     |
|      | 29.5.2 DMA Controller                                                |     |
|      | 29.5.3 Reset                                                         |     |
|      | 29.5.4 Power Management                                              |     |
|      | 29.5.5 Interrupts                                                    |     |
|      | 29.5.6 Error Handling                                                | 187 |
| 30.0 | Testability                                                          | 188 |
|      | 30.1 Acronyms                                                        | 189 |
|      | 30.2 References                                                      |     |
|      | 30.3 JTAG                                                            |     |
|      | 30.3.1 Signal Description                                            |     |
|      | 30.3.2 I/O Signal Planes and States                                  |     |
|      | 30.4 Intel® Trace Hub (Intel® TH)                                    | 190 |
|      | 30.5 Direct Connect Interface (DCI)                                  |     |
|      | 30.5.1 Out Of Band (OOB) Hosting DCI                                 |     |
|      | 30.5.2 USB 3.2 Hosting DCI.DBC                                       |     |
|      | 30.5.3 Platform Setup                                                |     |
| 21.0 | Intel® Serial I/O Universal Asynchronous Receiver/Transmitter (UART) |     |
| 31.0 | Controllers                                                          | 193 |
|      | 31.1 Acronyms                                                        |     |
|      | 31.2 Signal Description                                              |     |
|      | 31.3 Integrated Pull-Ups and Pull-Downs                              |     |
|      | 31.4 I/O Signal Planes and States                                    |     |
|      | 31.5 Functional Description                                          |     |
|      | 31.5.1 UART Serial (RS-232) Protocols Overview                       |     |
|      | 31.5.2 16550 8-bit Addressing - Debug Driver Compatibility           |     |
|      | 31.5.3 DMA Controller                                                |     |
|      | 31.5.4 Reset                                                         |     |
|      | 31.5.5 Power Management                                              |     |
|      |                                                                      |     |

## Contents—Tiger Lake



| 31.5.6 Interrupts                                                                        | 198 |
|------------------------------------------------------------------------------------------|-----|
| 31.5.7 Error Handling                                                                    |     |
| 32.0 Universal Serial Bus (USB)                                                          | 199 |
| 32.1 Acronyms                                                                            |     |
| 32.2 References                                                                          |     |
| 32.3 Signal Description                                                                  |     |
| 32.4 Integrated Pull-Ups and Pull-Downs                                                  |     |
| 32.5 I/O Signal Planes and States                                                        |     |
| 32.6 Functional Description                                                              | 202 |
| 32.6.1 eXtensible Host Controller Interface (xHCI) Controller                            | 202 |
| 32.6.2 USB Dual Role Support - eXtensible Device Controller Interface (xDCI)  Controller | 202 |
| 32.7 Supported USB 2.0 Ports                                                             |     |
| 33.0 Connectivity Integrated (CNVi)                                                      | 204 |
| 33.1 Acronyms                                                                            | 204 |
| 33.2 References                                                                          |     |
| 33.3 Signal Description                                                                  | 205 |
| 33.4 Integrated Pull-ups and Pull-downs                                                  | 207 |
| 33.5 I/O Signal Planes and States                                                        | 207 |
| 33.6 Functional Description                                                              | 208 |
| 34.0 Private Configuration Space Target Port ID                                          | 209 |

October 2019 Doc. No.: 576591, Rev.: 1.2



# **Figures**

| 1  | Flexible HSIO Lane Multiplexing in PCH-LP (UP4) | 20  |
|----|-------------------------------------------------|-----|
| 2  | Flexible HSIO Lane Multiplexing in PCH-LP (UP3) | 21  |
| 3  | TCO Compatible Mode SMBus Configuration         |     |
| 4  | Advanced TCO Mode                               |     |
| 5  | Basic eSPI Protocol                             | 73  |
| 6  | eSPI Slave Request to PCH for PCH Temperature   | 77  |
| 7  | PCH Response to eSPI Slave with PCH Temperature | 78  |
| 8  | eSPI Slave Request to PCH for PCH RTC Time      | 78  |
| 9  | PCH Response to eSPI Slave with RTC Time        | 79  |
| 10 | Data Transfer on the I <sup>2</sup> C Bus       | 88  |
| 11 | Integrated Clock Controller (ICC) Diagram       | 103 |
| 12 | Supported PCI Express* Link Configurations      | 107 |
| 13 | Generation of SERR# to Platform                 |     |
| 14 | Flow for Port Enable/Device Present Bits        | 150 |
| 15 | Flash Descriptor Regions                        | 175 |
| 16 | VCCSPI Voltage (3.3V or 1.8V) Selection         | 178 |
| 17 | THC Block Diagram                               | 181 |
| 18 | Platform Setup with Intel® Trace Hub            | 190 |
| 19 | Platform Setup with DCI Connection              | 192 |
| 20 | UART Serial Protocol                            | 195 |
| 21 | UART Receiver Serial Data Sample Points         | 196 |
| 22 | Tiger Lake PCH-LP SKU                           | 203 |



## **Tables**

| 1  | References                                                      |        |
|----|-----------------------------------------------------------------|--------|
| 2  | PCH I/O Capabilities                                            |        |
| 3  | PCH SKUs                                                        |        |
| 4  | PCH HSIO Details                                                | . 16   |
| 5  | PCH-UP3/UP4 Device and Revision ID Table                        | 18     |
| 6  | PCH ACPI Device ID for GPIO Controller                          | 19     |
| 7  | Fixed I/O Ranges Decoded by PCH                                 | . 25   |
| 8  | Variable I/O Decode Ranges                                      |        |
| 9  | PCH Memory Decode Ranges (Processor Perspective)                | . 28   |
| 10 | Boot Block Update Scheme                                        |        |
| 11 | Event Transitions that Cause Messages                           |        |
| 12 | Legacy Replacement Routing                                      |        |
| 13 | Power Rail Descriptions for TGL UP3                             | <br>45 |
| 14 | Power Rail Descriptions for TGL UP4                             |        |
| 15 | PCH Platform Power Rails                                        |        |
| 16 | CORE_VID Signaling                                              |        |
| 17 | VNN_CTRL Pin States.                                            |        |
| 18 | V1P05_CTRL Pin States                                           |        |
|    |                                                                 |        |
| 19 | Pin Straps                                                      |        |
| 20 | Counter Operating Modes                                         |        |
| 21 | Integrated Pull-Ups and Pull-Downs                              |        |
| 22 | I/O Signal Planes and States                                    |        |
| 23 | Digital Display Signals                                         |        |
| 24 | Embedded DisplayPort* (eDP*) Backlight Control Signals          |        |
| 25 | Integrated Pull-Ups and Pull-Downs                              |        |
| 26 | I/O Signal Planes and States                                    |        |
| 27 | eSPI Channels and Supported Transactions                        |        |
| 28 | eSPI Virtual Wires (VW)                                         | 76     |
| 29 | Native Function Signals Supporting Dynamic Termination Override |        |
| 30 | GbE LAN Signals                                                 |        |
| 31 | Power Plane and States for Input Signals                        | 93     |
| 32 | LAN Mode SupportLAN Mode Support                                | 96     |
| 33 | IPC Initiator -> Target flows                                   | 102    |
| 34 | Signal Descriptions                                             | 103    |
| 35 | I/O Signal Pin States                                           |        |
| 36 | Acronym                                                         |        |
| 37 | Power Plane and States for PCI Express* Signals                 |        |
| 38 | PCI Express* Port Feature Details                               |        |
| 39 | MSI Versus PCI IRQ Actions                                      |        |
| 40 | PCH Low Power State                                             |        |
| 41 | LPM_EN Register Mapping                                         |        |
| 42 | Power Management Sub-State                                      |        |
| 43 | General Power States for Systems Using the PCH                  | 122    |
| 44 | State Transition Rules for the PCH                              |        |
| 45 | System Power Plane                                              |        |
| _  | Causes of SMI and SCI                                           |        |
| 46 |                                                                 |        |
| 47 | Sleep Types                                                     |        |
| 48 | Causes of Wake Events                                           |        |
| 49 | Transitions Due to Power Failure                                |        |
| 50 | Supported Deep Sx Policy Configurations                         |        |
| 51 | Deep Sx Wake Events                                             |        |
| 52 | Transitions Due to Power Button                                 | 134    |
| 53 | Write Only Registers with Read Paths in ALT Access Mode         |        |
| 54 | PIC Reserved Bits Return Values                                 | 138    |

## Tiger Lake—Tables

October 2019 Doc. No.: 576591, Rev.: 1.2



| 55 | Causes of Host and Global Resets                         | 139 |
|----|----------------------------------------------------------|-----|
| 56 | I <sup>2</sup> C* Block Read                             | 159 |
| 57 | Enable for SMBALERT#                                     |     |
| 58 | Enables for SMBus Slave Write and SMBus Host Events      | 162 |
| 59 | Enables for the Host Notify Command                      | 162 |
| 60 | Slave Write Registers                                    |     |
| 61 | Command Types                                            | 164 |
| 62 | Slave Read Cycle Format                                  | 164 |
| 63 | Data Values for Slave Read Registers                     | 165 |
| 64 | Host Notify Format                                       | 167 |
| 65 | Slave Read Cycle Format                                  | 168 |
| 66 | Data Values for Slave Read Registers                     | 168 |
| 67 | Enables for SMBus Slave Write and SMBus Host Events      | 170 |
| 68 | SPIO Flash Regions                                       | 173 |
| 69 | Region Size Versus Erase Granularity of Flash Components | 174 |
| 70 | Region Access Control Table                              | 176 |
| 71 | Testability Signals                                      | 189 |
| 72 | Power Planes and States for Testability Signals          | 190 |
| 73 | Private Configuration Space Register Target Port IDs     | 209 |



# **Revision History**

| Document<br>Number | Revision<br>Number | Description                                                                                                                                                                                                     | Release Date |
|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 576591             | 0.5                | Initial release                                                                                                                                                                                                 | January 2019 |
| 376391             | 0.7                | Added Chapter 8, Power Management and Chapter 10,<br>Electrical and Thermal Characteristics                                                                                                                     | April 2019   |
|                    | 1.0                | Added USB 3.2 Gen 1x1/2x1 naming convention in Chapter 3, Flexible High Speed IO  Updated clock figure, added PCIe* Clock, CLKREQ[6] details, and added PCIe* Gen4 details in Chapter 21, PCH and System Clocks | August 2019  |
|                    | 1.1                | Electrical and Thermal Characteristics chapter has been removed from the EDS and moved to doc# 615134     Updated Table 6. Boot Block Update Scheme                                                             | August 2019  |
|                    | 1.2                | Added Rocket Lake Support                                                                                                                                                                                       | October 2019 |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel Source Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



## 1.0 Introduction

This document is intended for Original Equipment Manufacturers (OEMs), Original Design Manufacturers (ODM) and BIOS vendors creating products based on the Tiger Lake Processor family I/O Platform Controller Hub (PCH).

Throughout this document, the Platform Controller Hub (PCH) is used as a general term and refers to all Tiger Lake processor family I/O SKUs, unless specifically noted otherwise. PCH-UP3/UP4 may also be referred to as TGL UP3/UP4.

This manual assumes a working knowledge of the vocabulary and principles of interfaces and architectures such as PCI Express\* (PCIe\*), Universal Serial Bus (USB), Advance Host Controller Interface (AHCI), eXtensible Host Controller Interface (xHCI), and so on.

This manual abbreviates buses as Bn, devices as Dn and functions as Fn. For example, Device 31 Function 0 is abbreviated as D31:F0, Bus 1 Device 8 Function 0 is abbreviated as B1:D8:F0. Generally, the bus number will not be used, and can be considered to be Bus 0.

## 1.1 Overview

The PCH provides extensive I/O support. Functions and capabilities include:

- ACPI Power Management Logic Support, Revision 5.0a
- PCI Express Base Specification Revision 3.0
- Integrated Serial ATA Host controller 3.2, supports data transfer rates of up to six Gb/s on all ports
- USB 3.2 Gen 2x1 (10 Gb/s) eXtensible Host Controller (xHCI)
- USB 3.2 Gen 2x1 (5 Gb/s) Dual Role (eXtensible Device Controller xDCI) Capability
- Serial Peripheral Interface (SPI)
- Enhanced Serial Peripheral Interface (eSPI)
- Flexible I/O—Allows some high speed I/O signals to be configured as PCIe or USB 3.2
- General Purpose Input Output (GPIO)
- Interrupt controller
- Timer functions
- System Management Bus (SMBus) Specification, Version 2.0
- Integrated Clock Controller (ICC)/Real Time Clock Controller (RTCC)
- Intel<sup>®</sup> High Definition Audio and Intel<sup>®</sup> Smart Sound Technology (Intel<sup>®</sup> SST), supporting I<sup>2</sup>S, MIPI\* SoundWire\*, and DMIC.



- Intel® Serial I/O UART Host controllers
- Intel<sup>®</sup> Serial I/O I<sup>2</sup>C Host controllers
- Integrated 10/100/1000 Gigabit Ethernet MAC
- Integrated Sensor Hub (ISH)
- Supports Intel<sup>®</sup> Rapid Storage Technology (Intel<sup>®</sup> RST)
- Supports Intel<sup>®</sup> Active Management Technology (Intel<sup>®</sup> AMT)
- Supports Intel<sup>®</sup> Virtualization Technology for Directed I/O (Intel<sup>®</sup> VT-d)
- Supports Intel® Trusted Execution Technology (Intel® TXT)
- JTAG Boundary Scan support
- Intel<sup>®</sup> Trace Hub (Intel<sup>®</sup> TH) and Direct Connect Interface (DCI) for debug
- Supports Intel<sup>®</sup> CSME
- Supports Integrated connectivity (CNVi)

## **NOTE**

Not all functions and capabilities may be available on all SKUs. The following table provides an overview of the PCH I/O capabilities.

#### Table 1. References

| Specification                                                                                | Document #/Location |
|----------------------------------------------------------------------------------------------|---------------------|
| Tiger Lake PCH-UP3/UP4 Platform Controller Hub External Design Specification , Volume 2 of 2 | 575857              |

## Table 2. PCH I/O Capabilities

| Interface                 | PCH-LP                                                     |  |  |  |  |
|---------------------------|------------------------------------------------------------|--|--|--|--|
| CPU Interface             | OPI x8, up to 4GT/s                                        |  |  |  |  |
| Integrated GbE Controller | 1 data Link to Intel <sup>®</sup> Ethernet connection I219 |  |  |  |  |

#### Table 3. PCH SKUs

| Features                        | Premium UP3 | Premium UP4 |
|---------------------------------|-------------|-------------|
| USB 2.0 Ports                   | 10          | 10          |
| PCIe Gen 3 Lanes                | 12          | 10          |
| PCIe Root Ports                 | 6           | 5           |
| USB 3.2 Gen 2x1 Ports           | 4           | 4           |
| SATA Ports (all 6 Gb/s capable) | 2           | 0           |
| AUDIO DSP Core Count            | 4           | 4           |

October 2019 External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2 Intel Confidential

October 2019 Doc. No.: 576591, Rev.: 1.2



## **Table 4. PCH HSIO Details**

| SKU            | 0                                     | 1                                        | 2                                        | 3                                        | 4               | 5               | 6                   | 7                           | 8                           | 9           | 10                   | 11                   |
|----------------|---------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|-----------------|-----------------|---------------------|-----------------------------|-----------------------------|-------------|----------------------|----------------------|
| Premium<br>UP3 | USB 3.2<br>Gen<br>2x1/<br>PCIe<br>3.0 | USB<br>3.2<br>Gen<br>2x1/<br>PCIe<br>3.0 | USB<br>3.2<br>Gen<br>2x1/<br>PCIe<br>3.0 | USB<br>3.2<br>Gen<br>2x1/<br>PCIe<br>3.0 | PCI<br>e<br>3.0 | PCI<br>e<br>3.0 | PCIe<br>3.0/<br>GbE | PCI<br>e<br>3.0<br>/Gb<br>E | PCI<br>e<br>3.0<br>/Gb<br>E | PCIe<br>3.0 | PCIe<br>3.0/<br>SATA | PCIe<br>3.0/<br>SATA |
| Premium<br>UP4 | USB 3.2<br>Gen<br>2x1/<br>PCIe<br>3.0 | USB<br>3.2<br>Gen<br>2x1/<br>PCIe<br>3.0 | USB<br>3.2<br>Gen<br>2x1/<br>PCIe<br>3.0 | USB<br>3.2<br>Gen<br>2x1/<br>PCIe<br>3.0 | -               | -               | PCIe<br>3.0/<br>GbE | PCI<br>e<br>3.0<br>/Gb<br>E | PCI<br>e<br>3.0<br>/Gb<br>E | PCIe<br>3.0 | PCIe<br>3.0          | PCIe<br>3.0          |



## 2.0 PCH Controller Device IDs

## 2.1 Device and Revision ID Table

The Revision ID (RID) register is an 8-bit register located at offset 08h in the PCI header of every PCI/PCIe\* function. The RID register is used by software to identify a particular component stepping when a driver change or patch unique to that stepping is needed. The RID register reports one of the two possible values: Stepping Revision Identification (SRID) or Compatible Revision ID (CRID). The default power-on value for the RID register is SRID. The assigned value is based on the product's stepping. CRID is intended for the corporate Intel® Stable Image Platform Program (Intel® SIPP). CRID is normally identical to the SRID value of a previous production stepping of the product with which the new stepping is deemed "compatible". Intel SIPP allows an OS image built on the earlier stepping to be used on any new "compatible" stepping(s). Three CRID values are possible and can be used to manage software images.

#### NOTE

SRID and CRID are not addressable PCI registers. The SRID and CRID value are reflected through the RID register when appropriately selected.

Following reset, the SRID value can be read from the RID registers of all PCH devices and functions. To select either SRID or CRID to be reflected in the RID registers, BIOS needs to write appropriate value into the Configured Revision ID (CRID) register located in the PMC MMIO space. Refer Vol2 of this document for definition details of the register. BIOS must write this register with the appropriate value after S3/S4/S5 states and after PLTRST# events.

After CRID is selected and applied by BIOS, software will not be able to obtain the original SRID value of the PCH by reading the PCH RID registers. Customers implementing CRID whom also want to determine the SRID in runtime may develop their own tool. For example, BIOS can capture the SRID value before BIOS applies CRID and store that value in a runtime accessible place (that is, SMBIOS, ACPI Type 4 Memory, NVRAM, CMOS) so that it can be read by the customer tool later. Alternatively, the BIOS can store the SRID value and display this information in BIOS setup while reporting that CRID is enabled.

BIOS needs to check CRID\_UIP bit (also in PMC MMIO space) as a part of the update flow. PMC HW sets this bit to indicate that SetID broadcast flow has been requested by BIOS. This bit is cleared by PMC FW only when the completion/s of SetIDVal message is received by PMC. BIOS is required to read this bit as cleared before writing to the CRID register (to request a CRID update). BIOS is also required to poll on reads to this bit until it sees the bit as cleared after BIOS has written to the CRID register.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

17

October 2019 Doc. No.: 576591, Rev.: 1.2



Table 5. PCH-UP3/UP4 Device and Revision ID Table

| Dev ID      | <b>Device Function - Device Description</b>                                                            | Note                                                                                                                                                    |
|-------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| A080 - A09F | D31:F0 - eSPI Controller                                                                               | PCH Device IDs: PCH-LP UP3 Full featured engineering sample: A081 PCH-LP UP4 Full featured engineering sample: A086 Premium UP3: A082 Premium UP4: A087 |
| A0A0        | D31:F1 - P2SB                                                                                          |                                                                                                                                                         |
| A0A1        | D31:F2 - PMC                                                                                           |                                                                                                                                                         |
| A0A3        | D31:F4 - SMBus                                                                                         |                                                                                                                                                         |
| A0A4        | D31:F5 - SPI (flash) Controller                                                                        |                                                                                                                                                         |
| 15E1        | D31:F6 - GbE Controller: Corporate/Intel <sup>®</sup> vPro <sup>™</sup> (Default)                      |                                                                                                                                                         |
| 15E2        | D31:F6 - GbE Controller: Consumer                                                                      |                                                                                                                                                         |
| A0A6        | D31:F7 - Intel® Trace Hub (Intel® TH)                                                                  |                                                                                                                                                         |
| A0A8        | D30:F0 - UART #0                                                                                       |                                                                                                                                                         |
| A0A9        | D30:F1 - UART #1                                                                                       |                                                                                                                                                         |
| AOAA        | D30:F2 - GSPI #0                                                                                       |                                                                                                                                                         |
| A0AB        | D30:F3 - GSPI #1                                                                                       |                                                                                                                                                         |
| A0B0        | D29:F0 - PCI Express* Root Port #9                                                                     |                                                                                                                                                         |
| A0B1        | D29:F1 - PCI Express* Root Port #10                                                                    |                                                                                                                                                         |
| A0B2        | D29:F2 - PCI Express* Root Port #11                                                                    |                                                                                                                                                         |
| A0B3        | D29:F3 - PCI Express* Root Port #12                                                                    |                                                                                                                                                         |
| A0B8        | D28:F0 - PCI Express* Root Port #1                                                                     |                                                                                                                                                         |
| A0B9        | D28:F1 - PCI Express* Root Port #2                                                                     |                                                                                                                                                         |
| A0BA        | D28:F2 - PCI Express* Root Port #3                                                                     |                                                                                                                                                         |
| A0BB        | D28:F3 - PCI Express* Root Port #4                                                                     |                                                                                                                                                         |
| A0BC        | D28:F4 - PCI Express* Root Port #5                                                                     |                                                                                                                                                         |
| A0BD        | D28:F5 - PCI Express* Root Port #6                                                                     |                                                                                                                                                         |
| A0BE        | D28:F6 - PCI Express* Root Port #7                                                                     |                                                                                                                                                         |
| A0BF        | D28:F7 - PCI Express* Root Port #8                                                                     |                                                                                                                                                         |
| A0C5        | D25:F0 - I <sup>2</sup> C Controller #4                                                                |                                                                                                                                                         |
| A0C6        | D25:F1 - I <sup>2</sup> C Controller #5                                                                |                                                                                                                                                         |
| A0C7        | D25:F2 - UART #2                                                                                       |                                                                                                                                                         |
| A0C8 - A0CF | D31:F3 - Intel <sup>®</sup> High Definition Audio (Intel <sup>®</sup> HD Audio) (Audio, Voice, Speech) |                                                                                                                                                         |
| A0D0        | D16:F6 - Touch Host Controller #0 (THC #0)                                                             |                                                                                                                                                         |
| A0D1        | D16:F7 - Touch Host Controller #1 (THC #1)                                                             |                                                                                                                                                         |
| A0D3        | D23:F0 - SATA Controller (AHCI)                                                                        |                                                                                                                                                         |



| Dev ID      | Device Function - Device Description                             | Note |
|-------------|------------------------------------------------------------------|------|
| A0D5        | D23:F0 - SATA Controller (RAID 0/1/5/10) - NOT premium           |      |
| A0D7        | D23:F0 - SATA Controller (RAID 0/1/5/10) - premium               |      |
| 282A        | D23:F0 - SATA Controller (RAID 0/1/5/10) - In- box Compatible ID |      |
| A0DA        | D17:F0 - UART Controller #3                                      |      |
| A0E0        | D22:F0 - Intel®CSME: HECI #1                                     |      |
| A0E1        | D22:F1 - Intel® CSME: HECI #2                                    |      |
| A0E2        | D22:F2 - Intel® CSME: IDE Redirection (IDE-R)                    |      |
| A0E3        | D22:F3 - Intel® CSME: Keyboard and Text (KT) Redirection         |      |
| A0E4        | D22:F4 - Intel® CSME: HECI #3                                    |      |
| A0E5        | D22:F5 - Intel® CSME: HECI #4                                    |      |
| A0E8        | D21:F0 - I <sup>2</sup> C Controller #0                          |      |
| A0E9        | D21:F1 - I <sup>2</sup> C Controller #1                          |      |
| A0EA        | D21:F2 - I <sup>2</sup> C Controller #2                          |      |
| A0EB        | D21:F3 - I <sup>2</sup> C Controller #3                          |      |
| A0ED        | D20:F0 - USB 3.2 Gen 2x1 (10 Gb/s) xHCI HC                       |      |
| A0EE        | D20:F1 - USB 3.2 Gen 1x1 (5 Gb/s) Device Controller (xDCI)       |      |
| A0EF        | D20:F2 - Shared SRAM                                             |      |
| A0F0 - A0F3 | D20:F3 - CNVi: Wi-Fi*                                            |      |
| A0F5 - A0F7 | D16:F2 - CNVi: Bluetooth*                                        |      |
| A0FB        | D18:F6 - GSPI #2                                                 |      |
| A0FC        | D18:F0 - Integrated Sensor Hub                                   |      |
| A0FD        | D19:F0 - GSPI #3                                                 |      |

## Table 6. PCH ACPI Device ID for GPIO Controller

| ACPI ID | Note |
|---------|------|
| INT34C5 |      |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



# 3.0 Flexible High Speed I/O

## 3.1 Acronyms

| Acronyms | Description                                               |
|----------|-----------------------------------------------------------|
| USB      | Universal Serial Bus                                      |
| PCIe*    | PCI Express* (Peripheral Component Interconnect Express*) |
| GbE      | Gigabit Ethernet                                          |
| SATA     | Serial Advanced Technology Attachment                     |
| HSIO     | High Speed Input/Output                                   |

# 3.2 **PCH-LP (UP4)**

## Figure 1. Flexible HSIO Lane Multiplexing in PCH-LP (UP4)

| Flex HSIO<br>Lane     | 0                            | 1                            | 2                            | 3                            | 4              | 5              | 6        | 7        | 8        | 9         | 10        | 11        |
|-----------------------|------------------------------|------------------------------|------------------------------|------------------------------|----------------|----------------|----------|----------|----------|-----------|-----------|-----------|
| HSIO Type<br>and Lane | USB 3.2 Gen 1x1/2x1 #1 PCIe* | USB 3.2 Gen 1x1/2x1 #2 PCIe* | USB 3.2 Gen 1x1/2x1 #3 PCIe* | USB 3.2 Gen 1x1/2x1 #4 PCIe* | Not Avaialable | Not Avaialable | PCIe* #7 | PCIe* #8 | PCIe* #9 | PCIe* #10 | PCIe* #11 | PCIe* #12 |
|                       | * #1                         | * #2                         | *<br>#3                      | *<br>#<br>4                  |                |                | GbE      | GbE      | GbE      |           |           |           |

## **NOTE**

Flexible HSIO Lanes [5:4] are not available on PCH-LP (UP4).



The ten Flexible HSIO Lanes [11:6, 3:0] on PCH-LP (UP4) support the following configurations:

- 1. Up to ten PCIe\* Lanes
  - A maximum of five PCIe\* Root Ports (or devices) can be enabled
    - When a GbE Port is enabled, the maximum number of PCIe\* Root Ports (or devices) that can be enabled reduces based off the following:
      - --> Max PCIe\* Root Ports (or devices) = 5 GbE (0 or 1)
  - PCIe\* Lanes 1-4 (PCIe\* Controller #1), 7-8 (PCIe\* Controller #2), and 9-12 (PCIe\* Controller #3) must be individually configured.
- 2. Up to four USB 3.2 Gen 1x1/2x1 Lanes
  - A maximum of four USB 3.2 Gen 1x1/2x1 Ports (or devices) can be enabled.
  - USB 3.2 Gen 1x1 = 5 GT\s
  - USB 3.2 Gen 2x1 = 10 GT\s
- 3. Up to three GbE Lanes
  - A maximum of one GbE Port (or device) can be enabled.
- 4. For unused USB 3.2/PCIe\* Combo Lanes, the unused lanes must be statically assigned to PCIe\* or USB 3.2 via the USB 3.2/PCIe\* Combo Port Soft Straps discussed in the SPI Programming Guide and through the Intel Flash Image Tool (FIT) tool.

#### 3.3 PCH-LP (UP3)

Flexible HSIO Lane Multiplexing in PCH-LP (UP3) Figure 2.

| Flex HSIO<br>Lane     | 0                      | 1                      | 2                      | 3                      | 4        | 5        | 6        | 7        | 8        | 9         | 10        | 11        |
|-----------------------|------------------------|------------------------|------------------------|------------------------|----------|----------|----------|----------|----------|-----------|-----------|-----------|
| HSIO Type<br>and Lane | USB 3.2 Gen 1x1/2x1 #1 | USB 3.2 Gen 1x1/2x1 #2 | USB 3.2 Gen 1x1/2x1 #3 | USB 3.2 Gen 1x1/2x1 #4 | PCIe* #5 | PCIe* #6 | PCIe* #7 | PCIe* #8 | PCIe* #9 | PCIe* #10 | PCIe* #11 | PCIe* #12 |
|                       | PCIe*                  | PCIe*                  | PCIe*                  | PCIe*                  |          |          |          |          |          |           | SA        | SATA      |
|                       | #1                     | #2                     | #3                     | #4                     |          |          | GbE      | GbE      | GbE      |           | SATA 0    | TA 1      |

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



#### **NOTE**

Some lane multiplexing capabilities are not available on all SKUs. Refer to the PCH SKU section for specific SKU details.

The 12 Flexible HSIO Lanes [11:0] on PCH-LP (UP3) support the following configurations:

- 1. Up to 12 PCIe\* Lanes
  - A maximum of six PCIe\* Root Ports (or devices) can be enabled
    - When a GbE Port is enabled, the maximum number of PCIe\* Root Ports (or devices) that can be enabled reduces based off the following:
      - --> Max PCIe\* Root Ports (or devices) = 6 GbE (0 or 1)
  - PCIe\* Lanes 1-4 (PCIe\* Controller #1), 5-8 (PCIe\* Controller #2), and 9-12 (PCIe\* Controller #3) must be individually configured.
- 2. Up to two SATA Lanes
  - A maximum of two SATA Ports (or devices) can be enabled.
- 3. Up to four USB 3.2 Gen 1x1/2x1 Lanes
  - A maximum of four USB 3.2 Gen 1x1/2x1 Ports (or devices) can be enabled.
  - USB 3.2 Gen 1x1 = 5 GT\s
  - USB 3.2 Gen 2x1 = 10 GT\s
- 4. Up to three GbE Lanes
  - A maximum of one GbE Port (or device) can be enabled.
- 5. For unused SATA/PCIe\* and USB 3.2/PCIe\* Combo Lanes, the unused lanes must be statically assigned to PCIe\*, SATA, or USB 3.2 via the SATA/PCIe\* and USB 3.2/PCIe\* Combo Port Soft Straps discussed in the SPI Programming Guide and through the Intel Flash Image Tool (FIT) tool.

## 3.4 Overview

Flexible Input/Output (I/O) is a technology that allows some of the PCH High Speed I/O (HSIO) lanes to be configured for connection to a Gigabit Ethernet (GbE) Controller, a PCIe\* Controller, a Extensible Host Controller Interface (XHCI) USB 3.2 Controller, or a Advanced Host Controller Interface (AHCI) SATA Controller. Flexible I/O enables customers to optimize the allocation of the PCH HSIO interfaces to better meet the I/O needs of their system.

## NOTE

Some Flexible I/O multiplexing capabilities are not available on all SKUs. Refer to the "PCH SKUs" section in the "Introduction" chapter for specific SKU implementation details.



## 3.5 Flexible I/O Lane Selection

HSIO lane configuration and type is statically selected by soft straps, which are managed through the Platform Flash Image Tool, available as part of Intel® CSME releases. Refer to the SPI Programming Guide documentation for details on how to configure the Flexible I/O lanes via soft straps.

#### **NOTE**

It is the responsibility of the platform designers to configure the lane muxing and soft straps correctly without any conflict. The hardware behavior is undefined if this scenario ever happens.

## **PCIe\*/SATA Lane Selection**

In addition to static configuration via soft straps, Flexible I/O Lanes that have PCIe\*/ SATA multiplexing can be configured via SATAXPCIE signaling to support implementation like SATA Express or mSATA, where the port configuration is selected by the type of the add-in card that is used. Refer to the Platform SPI Programming Guide for more details on how to configure SATAXPCIE for SATA/PCIe\* lane selection.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 23

Doc. No.: 576591, Rev.: 1.2



## 4.0 Memory Mapping

This Chapter describes (from the processor perspective) the memory ranges that the PCH decodes.

## 4.1 Functional Description

The Functional Description includes the following topics:

- PCI Devices and Functions
- Fixed I/O Address Ranges
- Variable I/O Decode Ranges

## 4.1.1 PCI Devices and Functions

The PCH incorporates a variety of PCI devices and functions, as shown in the following table. If for some reason, the particular system platform does not want to support any one of the Device Functions, with the exception of D30:F0, they can individually be disabled. The integrated Gigabit Ethernet controller will be disabled if no Platform LAN Connect component is detected (Gigabit Ethernet Controller on page 91). When a function is disabled, it does not appear at all to the software. A disabled function will not respond to any register reads or writes, ensuring that these devices appear hidden to software.

#### **NOTE**

The reference to DMI for LP SKUs is On Package DMI (OPI).

## 4.1.2 Fixed I/O Address Ranges

The following Table shows the Fixed I/O decode ranges from the processor perspective.

#### **NOTE**

For each I/O range, there may be separate behavior for reads and writes.

DMI cycles that go to target ranges that are marked as Reserved will be handled by the PCH; writes are ignored and reads will return all 1s. The P2SB will claim many of the fixed I/O accesses and forward those transactions over IOSF-SB to their functional target.

Address ranges that are not listed or marked Reserved are NOT positively decoded by the PCH (unless assigned to one of the variable ranges) and will be internally terminated by the PCH.



Table 7. Fixed I/O Ranges Decoded by PCH

| I/O<br>Address | Read Target                 | Write Target                | Internal Unit (unless[E]:<br>External) <sup>2</sup> | Separate Enable/Disable                                     |
|----------------|-----------------------------|-----------------------------|-----------------------------------------------------|-------------------------------------------------------------|
| 20h - 21h      | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 24h – 25h      | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 28h - 29h      | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 2Ch – 2Dh      | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 2E-2F          | Super I/O                   | Super I/O                   | [E] Forwarded to eSPI                               | Yes.<br>IOE.SE                                              |
| 30h - 31h      | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 34h - 35h      | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 38h - 39h      | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 3Ch - 3Dh      | Interrupt Controller        | Interrupt Controller        | Interrupt                                           | None                                                        |
| 40h            | Timer/Counter               | Timer/Counter               | 8254 Timer                                          | None                                                        |
| 42h-43h        | Timer/Counter               | Timer/Counter               | 8254 Timer                                          | None                                                        |
| 4E-4F          | Microcontroller             | Microcontroller             | [E] Forwarded to eSPI                               | Yes.<br>IOE.ME2                                             |
| 50h            | Timer/Counter               | Timer/Counter               | 8254 Timer                                          | None                                                        |
| 52h-53h        | Timer/Counter               | Timer/Counter               | 8254 Timer                                          | None                                                        |
| 60h            | Keyboard Controller         | Keyboard Controller         | [E] Forwarded to eSPI                               | Yes, with 64h.<br>IOE.KE                                    |
| 61h            | NMI Controller              | NMI Controller              | CPU I/F                                             | None                                                        |
| 62h            | Microcontroller             | Microcontroller             | [E] Forwarded to eSPI                               | Yes, with 66h.<br>IOE.ME1                                   |
| 63h            | NMI Controller 1            | NMI Controller 1            | CPU I/F                                             | Yes, alias to 61h.<br>GIC.P61AE                             |
| 64h            | Keyboard Controller         | Keyboard Controller         | [E] Forwarded to eSPI                               | Yes, with 60h.<br>IOE.KE                                    |
| 65h            | NMI Controller <sup>1</sup> | NMI Controller <sup>1</sup> | CPU I/F                                             | Yes, alias to 61h.<br>GIC.P61AE                             |
| 66h            | Microcontroller             | Microcontroller             | [E] Forwarded to eSPI                               | Yes, with 62h.<br>IOE.ME1                                   |
| 67h            | NMI Controller 1            | NMI Controller <sup>1</sup> | CPU I/F                                             | Yes, alias to 61h.<br>GIC.P61AE                             |
| 70h            | RTC Controller              | NMI and RTC<br>Controller   | RTC                                                 | None                                                        |
| 71h            | RTC Controller              | RTC Controller              | RTC                                                 | None                                                        |
| 72h            | RTC Controller              | RTC Controller              | RTC                                                 | None.<br>Alias to 70h if<br>RC.UE <sup>4</sup> =0, else 72h |
| 73h            | RTC Controller              | RTC Controller              | RTC                                                 | None.<br>Alias to 71h if                                    |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel Source Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential

October 2019 Doc. No.: 576591, Rev.: 1.2



| I/O<br>Address   | Read Target          | Write Target         | Internal Unit (unless[E]:<br>External) <sup>2</sup> | Separate Enable/Disable                               |
|------------------|----------------------|----------------------|-----------------------------------------------------|-------------------------------------------------------|
|                  |                      |                      |                                                     | RC.UE='0', else 73h                                   |
| 74h              | RTC Controller       | RTC Controller       | RTC                                                 | None                                                  |
| 75h              | RTC Controller       | RTC Controller       | RTC                                                 | None                                                  |
| 76h-77h          | RTC Controller       | RTC Controller       | RTC                                                 | None.<br>Alias to 70h-71h if<br>RC.UE=0, else 76h-77h |
| 80h <sup>3</sup> | eSPI or PCIe*        | eSPI or PCIe*        | Read: [E] eSPI or PCIe Write: [E] eSPI or [E] PCIe  | None. PCIe if GCS.RPR='1', else eSPI                  |
| 84h - 86h        | eSPI or PCIe*        | eSPI or PCIe*        | Read: [E] eSPI or PCIe Write: [E] eSPI or [E] PCIe  | None.<br>PCIe if GCS.RPR='1',<br>else eSPI            |
| 88h              | eSPI or PCIe*        | eSPI or PCIe*        | Read: [E] eSPI or PCIe Write: [E] eSPI or [E] PCIe  | None.<br>PCIe if GCS.RPR='1',<br>else eSPI            |
| 8Ch - 8Eh        | eSPI or PCIe*        | eSPI or PCIe*        | Read: [E] eSPI or PCIe Write: [E] eSPI or [E] PCIe  | None. PCIe if GCS.RPR='1', else eSPI                  |
| 90h              | eSPI                 | eSPI                 | Read:<br>[E] eSPI<br>Write:<br>[E] eSPI             | None.<br>Alias to 80h                                 |
| 92h              | Reset Generator      | Reset Generator      | CPU I/F                                             | None                                                  |
| 94h - 96h        | eSPI                 | eSPI                 | Read:<br>[E] eSPI<br>Write:<br>[E] eSPI             | None.<br>Alias to 8xh                                 |
| 98h              | eSPI                 | eSPI                 | Read:<br>[E] eSPI<br>Write:<br>[E] eSPI             | None.<br>Alias to 88h                                 |
| 9Ch - 9Eh        | eSPI                 | eSPI                 | Read:<br>[E] eSPI<br>Write:<br>[E] eSPI             | None.<br>Alias to 8xh                                 |
| A0h - A1h        | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                                                  |
| A4h - A5h        | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                                                  |
| A8h - A9h        | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                                                  |



| I/O<br>Address | Read Target          | Write Target         | Internal Unit (unless[E]:<br>External) <sup>2</sup> | Separate Enable/Disable |
|----------------|----------------------|----------------------|-----------------------------------------------------|-------------------------|
| ACh - ADh      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| B0h - B1h      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| B2h - B3h      | Power Management     | Power Management     | Power Management                                    | None                    |
| B4h - B5h      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| B8h - B9h      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| BCh - BDh      | Interrupt Controller | Interrupt Controller | Interrupt                                           | None                    |
| 200-207h       | Gameport Low         | Gameport Low         | Forwarded to eSPI                                   | Yes.<br>IOE.LGE         |
| 208-20Fh       | Gameport High        | Gameport High        | Forwarded to eSPI                                   | Yes.<br>IOE.HGE         |
| 4D0h - 4D1h    | Interrupt Controller | Interrupt Controller | Interrupt Controller                                | None                    |
| CF9h           | Reset Generator      | Reset Generator      | Interrupt controller                                | None                    |

Notes: 1. Only if the Port 61 Alias Enable bit (GIC.P61AE) bit is set. Otherwise, the cycle is internally terminated by the PCH.

- 2. Destination of eSPI when eSPI Disabled pin strap is 0.
- 3. This includes byte, word or double-word (DW) access at I/O address 80h

## 4.1.3 Variable I/O Decode Ranges

The following Table shows the Variable I/O Decode Ranges. They are set using Base Address Registers (BARs) or other configuration bits in the various configuration spaces. The PnP software (PCI or ACPI) can use their configuration mechanisms to set and adjust these values.

## **WARNING**

The Variable I/O Ranges should not be set to conflict with the Fixed I/O Ranges. There may some unpredictable results if the configuration software allows conflicts to occur. The PCH does not perform any checks for conflicts.

Table 8. Variable I/O Decode Ranges

| Range Name <sup>1</sup> | Mappable Size (Bytes)            |                                            | Target           |
|-------------------------|----------------------------------|--------------------------------------------|------------------|
| ACPI                    | Anywhere in 64K I/O Space        | Anywhere in 64K I/O Space 256 Power Manage |                  |
| IDE Bus Master          | Anywhere in 64K I/O Space        | 16 or 32 Bytes                             | Intel® AMT IDE-R |
| SMBus                   | Anywhere in 64K I/O Space        | Anywhere in 64K I/O Space 32 SMB Unit      |                  |
| TCO                     | Anywhere in 64K I/O Space        | 32                                         | SMB Unit         |
| Parallel Port           | 3 ranges in 64K I/O Space        | 8                                          | eSPI             |
| Serial Port 1           | 8 Ranges in 64K I/O Space 8 eSPI |                                            | eSPI             |
| Serial Port 2           | 8 Ranges in 64K I/O Space 8 eSPI |                                            | eSPI             |
| Serial Port 3           | 8 Ranges in 64K I/O space        | 8                                          | eSPI             |
| Floppy Disk Controller  | 2 Ranges in 64K I/O Space        | 8                                          | eSPI             |
|                         |                                  |                                            | continued        |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



| Range Name <sup>1</sup>                          | Mappable                  | Size (Bytes)   | Target                                      |
|--------------------------------------------------|---------------------------|----------------|---------------------------------------------|
| IO Trapping Ranges                               | Anywhere in 64K I/O Space | 1 to 256 Bytes | Trap                                        |
| Serial ATA Index/Data Pair                       | Anywhere in 64K I/O Space | 16             | SATA Host Controller                        |
| PCI Express* Root Ports                          | Anywhere in 64K I/O Space | I/O Base/Limit | PCI Express* Root Ports<br>1-12             |
| Keyboard and Text (KT)                           | Anywhere in 64K I/O Space | 8              | Intel <sup>®</sup> AMT Keyboard and<br>Text |
| Note: All ranges are decoded directly from OPI . |                           |                |                                             |

# 4.2 Memory Map

The following Table shows (from the Processor perspective) the memory ranges that the PCH will decode. Cycles that arrive from DMI that are not directed to any of the internal memory targets that decode directly from DMI will be master aborted.

PCIe\* cycles generated by external PCIe\* masters will be positively decoded unless they fall in the PCI-PCI bridge memory forwarding ranges (those addresses are reserved for PCI peer-to-peer traffic). If the cycle is not in the internal LAN controller's range, it will be forwarded up to DMI. Software must not attempt locks to the PCH's memory-mapped I/O ranges.

## **NOTE**

Total ports are different for the different SKUs.

**Table 9. PCH Memory Decode Ranges (Processor Perspective)** 

| Memory Range          | Target                   | Dependency/Comments                                                                                           |
|-----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------|
| 000E 0000 - 000E FFFF | eSPI or SPI              | Bit 6 in BIOS Decode Enable Register is set.                                                                  |
| 000F 0000 - 000F FFFF | eSPI or SPI              | Bit 7 in BIOS Decode Enable Register is set.                                                                  |
| FECX X000 - FECX X040 | I/O(x)APIC inside PCH    | XX controlled via APIC Range Select (ASEL) field and APIC Enable (AEN) bit.                                   |
| FECX X000 - FECX XFFF | PCIe* port N (N=1 to 12) | X controlled via PCIe* root port N IOxAPIC Range Base/Limit registers and Port N I/OxApic Enable (PAE) is set |
| FEC1 0000 - FEC1 7FFF | PCIe* port 1             | PCIe* root port 1 I/OxApic Enable (PAE) is set                                                                |
| FEC1 8000 - FEC1 FFFF | PCIe* port 2             | PCIe* root port 2 I/OxApic Enable (PAE) is set                                                                |
| FEC2 0000 - FEC2 7FFF | PCIe* port 3             | PCIe* root port 3 I/OxApic Enable (PAE) is set                                                                |
| FEC2 8000 - FEC2 FFFF | PCIe* port 4             | PCIe* root port 4 I/OxApic Enable (PAE) is set                                                                |
| FEC3 0000 - FEC3 7FFF | PCIe* port 5             | PCIe* root port 5 I/OxApic Enable (PAE) is set                                                                |
| FEC3 8000 - FEC3 FFFF | PCIe* port 6             | PCIe* root port 6 I/OxApic Enable (PAE) is set                                                                |
| FEC4 0000 - FEC4 7FFF | PCIe* port 7             | PCIe* root port 7 I/OxApic Enable (PAE) is set                                                                |
| FEC4 8000 - FEC4 FFFF | PCIe* port 8             | PCIe* root port 8 I/OxApic Enable (PAE) is set                                                                |
| FEC5 0000 - FEC5 7FFF | PCIe* port 9             | PCIe* root port 9 I/OxApic Enable (PAE) is set                                                                |
| FEC5 8000 - FEC5 FFFF | PCIe* port 10            | PCIe* root port 10 I/OxApic Enable (PAE) is set                                                               |
| FEC6 0000 - FEC6 7FFF | PCIe* port 11            | PCIe* root port 11 I/OxApic Enable (PAE) is set                                                               |
|                       |                          | continued                                                                                                     |



| Memory Range                                   | Target                                              | Dependency/Comments                                                                                                  |
|------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| FEC6 8000 - FEC6 FFFF                          | PCIe* port 12                                       | PCIe* root port 12 I/OxApic Enable (PAE) is set                                                                      |
| FEF0 0000 - FEFF FFFF                          | eSPI or SPI                                         | uCode Patch Region Enable UCPR.UPRE is set                                                                           |
| FFC0 0000 - FFC7 FFFF<br>FF80 0000 - FF87 FFFF | eSPI or SPI                                         | Bit 8 in BIOS Decode Enable Register is set                                                                          |
| FFC8 0000 - FFCF FFFF<br>FF88 0000 - FF8F FFFF | eSPI or SPI                                         | Bit 9 in BIOS Decode Enable Register is set                                                                          |
| FFD0 0000 - FFD7 FFFF<br>FF90 0000 - FF97 FFFF | eSPI or SPI                                         | Bit 10 in BIOS Decode Enable Register is set                                                                         |
| FFD8 0000 – FFDF FFFF<br>FF98 0000 - FF9F FFFF | eSPI or SPI                                         | Bit 11 in BIOS Decode Enable Register is set                                                                         |
| FFE0 0000 - FFE7 FFFF<br>FFA0 0000 - FFA7 FFFF | eSPI or SPI                                         | Bit 12 in BIOS Decode Enable Register is set                                                                         |
| FFE8 0000 – FFEF FFFF<br>FFA8 0000 – FFAF FFFF | eSPI or SPI                                         | Bit 13 in BIOS Decode Enable Register is set                                                                         |
| FFF0 0000 - FFF7 FFFF<br>FFB0 0000 - FFB7 FFFF | eSPI or SPI                                         | Bit 14 in BIOS Decode Enable Register is set                                                                         |
| FFFC 0000 - FFFF FFFF                          | eSPI, SPI, or Intel <sup>®</sup> CSME               | Always enabled.  Refer Table 10 on page 31 - Boot Block Update Scheme for swappable ranges                           |
| FFF8 0000 - FFFB FFFF<br>FFB8 0000 - FFBF FFFF | eSPI or SPI                                         | Always enabled.  Refer Table 10 on page 31- Boot Block Update Scheme for swappable ranges                            |
| FF70 0000 - FF7F FFFF<br>FF30 0000 - FF3F FFFF | eSPI or SPI                                         | Bit 3 in BIOS Decode Enable Register is set                                                                          |
| FF60 0000 - FF6F FFFF<br>FF20 0000 - FF2F FFFF | eSPI or SPI                                         | Bit 2 in BIOS Decode Enable Register is set                                                                          |
| FF50 0000 - FF5F FFFF<br>FF10 0000 - FF1F FFFF | eSPI or SPI                                         | Bit 1 in BIOS Decode Enable Register is set                                                                          |
| FF40 0000 - FF4F FFFF<br>FF00 0000 - FF0F FFFF | eSPI or SPI                                         | Bit 0 in BIOS Decode Enable Register is set                                                                          |
| FED0 X000 - FED0 X3FF                          | HPET                                                | BIOS determines "fixed" location which is one of four 1KB ranges where X (in the first column) is 0h, 1h, 2h, or 3h. |
| FED4 0000 - FED4 7FFF                          | SPI (set by strap)                                  | TPM and Trusted Mobile KBC                                                                                           |
| FED4 C000 - FED4 FFFF                          | PCH Internal (PSF Error<br>Handler)                 | Always enabled                                                                                                       |
| FED6 0000 - FED6 1FFF                          | PCH Internal (Intel® Trace<br>Hub (Intel® TH)/xHCI) | Always enabled                                                                                                       |
| FED6 2000 - FED6 3FFF                          | xHCI (CPU )                                         | Fixed range in CPU – never forwarded to PCH.                                                                         |
| FED5 0000 - FED5 FFFF                          | Intel <sup>®</sup> CSME                             | Always enabled                                                                                                       |
| FED7 0000 - FED7 4FFF                          | Internal Device                                     | Security feature related                                                                                             |
| 128 KB anywhere in 4 GB range                  | LAN Controller (CSR registers)                      | Enable via standard PCI mechanism (Device 31:Function 6)                                                             |
| 4 KB anywhere in 4 GB range                    | LAN Controller (LAN space on Flash)                 | Enable via standard PCI mechanism (Device 31:Function 6)                                                             |
|                                                |                                                     | continued                                                                                                            |

Doc. No.: 576591, Rev.: 1.2



| Memory Range                                                          | Target                                   | Dependency/Comments                                                                     |
|-----------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------|
| 64 KB anywhere in 64-bit address range                                | USB Host Controller                      | Enable via standard PCI mechanism (Device 20, Function 0)                               |
| 2 MB anywhere in 4 GB range                                           | USB Device Controller                    | Enable via standard PCI mechanism (Device 20, Function 1)                               |
| 24 KB anywhere in 4 GB range                                          | USB Device Controller                    | Enable via standard PCI mechanism (Device 20, Function 1)                               |
| 16 KB anywhere in 64-bit addressing space                             | Intel <sup>®</sup> HD Audio Subsystem    | Enable via standard PCI mechanism (Device 31, Function 3)                               |
| 4 KB anywhere in 64-bit addressing space                              | Intel <sup>®</sup> HD Audio Subsystem    | Enable via standard PCI mechanism (Device 31, Function 3)                               |
| 64 KB anywhere in 64-bit addressing space                             | Intel <sup>®</sup> HD Audio Subsystem    | Enable via standard PCI mechanism (Device 31, Function 3)                               |
| 32 Bytes anywhere in 64-<br>bit address range                         | SMBus                                    | Enable via standard PCI mechanism (Device 31: Function 4)                               |
| 2 KB anywhere above 64<br>KB to 4 GB range                            | SATA Host Controller                     | AHCI memory-mapped registers. Enable via standard PCI mechanism (Device 23: Function 0) |
| Memory Base/Limit<br>anywhere in 4 GB range                           | PCI Express* Root Ports 1-20             | Enable via standard PCI mechanism                                                       |
| Prefetchable Memory<br>Base/Limit anywhere in<br>64-bit address range | PCI Express* Root Ports 1-16             | Enable via standard PCI mechanism                                                       |
| 16 Bytes anywhere in 64-<br>bit address range                         | Intel® CSMEI #1, #2, #3, #4              | Enable via standard PCI mechanism                                                       |
| 4 KB anywhere in 4 GB range                                           | Intel <sup>®</sup> AMT Keyboard and Text | Enable via standard PCI mechanism (Device 22: Function 3)                               |
| 16 MB anywhere in 64-bit address range                                | P2SB                                     | Enable via standard PCI mechanism                                                       |
| Eight 4 KB slots anywhere in 64-bit address range                     | UART, GPI and I2C controllers            | Enable via standard PCI mechanism                                                       |
| 1 MB (BAR0) or 4 KB<br>(BAR1) in 4GB range                            | Integrated Sensor Hub                    | Enable via standard PCI mechanism (Device 19: Function 0)                               |
| 8 KB slot anywhere in 4<br>GB range                                   | Integrated Wi-Fi*                        | Enable via standard PCI mechanism                                                       |
| 8 KB slot and 4 KB slot<br>anywhere in 4 GB range                     | PMC                                      | Enable via standard PCI mechanism                                                       |
| 8 KB slot and 4 KB slot<br>anywhere in 4 GB range                     | Shared SRAM                              | Enable via standard PCI mechanism                                                       |

## 4.2.1 Boot Block Update Scheme

The PCH supports a "Top-Block Swap" mode that has the PCH swap the top block in the FWH or SPI flash (the boot block) with another location. This allows for safe update of the Boot Block (even if a power failure occurs). When the "top-swap" enable bit is set, the PCH will invert A16 for cycles going to the upper two 64-KB blocks in the FWH or appropriate address lines as selected in Boot Block Size (BOOT\_BLOCK\_SIZE) soft strap for SPI.

For FHW when top swap is enabled, accesses to FFFF\_0000h-FFFF\_FFFFh are directed to FFFE\_0000h-FFFE\_FFFFh and vice versa. When the Top Swap Enable bit is 0, the PCH will not invert A16.



For SPI when top swap is enabled, the behavior is as described below. When the Top Swap Enable bit is 0, the PCH will not invert any address bit.

#### **Table 10.** Boot Block Update Scheme

| BOOT_BLOCK_SIZE Value                                                   | Accesses to             | Being Directed to                      |
|-------------------------------------------------------------------------|-------------------------|----------------------------------------|
| 000 (64KB)                                                              | FFFF_0000h - FFFF_FFFFh | FFFE_0000h - FFFE_FFFFh and vice versa |
| 001 (128KB)                                                             | FFFE_0000h - FFFF_FFFFh | FFFC_0000h - FFFD_FFFFh and vice versa |
| 010 (256KB)                                                             | FFFC_0000h - FFFF_FFFFh | FFF8_0000h - FFFB_FFFFh and vice versa |
| 011 (512KB)                                                             | FFF8_0000h - FFFF_FFFFh | FFF0_0000h - FFF7_FFFFh and vice versa |
| 100 (1MB)                                                               | FFF0_0000h - FFFF_FFFFh | FFE0_0000h - FFEF_FFFFh and vice versa |
| 101 (2MB)                                                               | FFE0_0000h - FFFF_FFFFh | FFC0_0000h - FFDF_FFFFh and vice versa |
| 110 (4MB)                                                               | FFC0_0000h - FFFF_FFFFh | FF80_0000h - FFBF_FFFFh and vice versa |
| 111 (8MB)                                                               | FF80_0000h - FFFF_FFFFh | FF00_0000h - FF7F_FFFFh and vice versa |
| Note: This bit is automatically set to 0 by RTEST#, but not by PLTRST#. |                         |                                        |

The scheme is based on the concept that the top block is reserved as the "boot" block, and the block immediately below the top block is reserved for doing boot-block updates.

#### The algorithm is:

- 1. Software copies the top block to the block immediately below the top
- 2. Software checks that the copied block is correct. This could be done by performing a checksum calculation.
- 3. Software sets the "Top-Block Swap" bit. This will invert the appropriate address bits for the cycles going to the FWH or the SPI.
- 4. Software erases the top block
- 5. Software writes the new top block
- 6. Software checks the new top block
- 7. Software clears the top-block swap bit
- 8. Software sets the Top\_Swap Lock-Down bit

If a power failure occurs at any point after step 3, the system will be able to boot from the copy of the boot block that is stored in the block below the top. This is because the top-swap bit is backed in the RTC well.

There is one remaining unusual case that could occur if the RTC battery is not sufficiently high to maintain the RTC well. To avoid the potentially fatal case (where the Top-Swap bit is NOT set, but the top block is not valid), a pin strap will allow forcing the top-swap bit to be set. This would be a last resort to allow the user to get the system to boot (and avoid having to de-solder the system flash).

When the top-swap strap is used, the top-swap bit will be forced to 1 (cannot be cleared by software).

The algorithm to put in the BIOS spec is as follows:

1. If an RTC well power failure is experienced during a boot block update, the system will probably not be able to boot at that point.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 31

Doc. No.: 576591, Rev.: 1.2



- 2. The user can set the Top-Swap pin strap and force the system to boot from the 2nd block. The code in the 2nd block should read the valid BIOS image from disk (probably a floppy or CD-ROM) and put it into the top-swap.
- 3. The BIOS will not be able to clear the Top-Swap bit (because the jumper is in place). The user should then remove the jumper and reboot.



#### **5.0** System Management

The PCH provides various functions to make a system easier to manage and to lower the Total Cost of Ownership (TCO) of the system. Features and functions can be augmented using external A/D converters and GPIOs, as well as an external micro controller.

The following features and functions are supported by the PCH:

- First timer timeout to generate SMI# after programmable time:
  - The first timer timeout causes a SMI#, allowing SMM-based recovery from OS lock up
- Second hard-coded timer timeout to generate reboot:
  - This second timer is used only after the 1st timeout occurs
  - The second timeout allows for automatic system reset and reboot if a HW error is detected
  - Option to prevent reset the second timeout via HW strap
- Various Error detection (such as ECC Errors) indicated by host controller:
  - Can generate SMI#, SCI, SERR, SMI, or TCO interrupt
- Intruder Detect input:
  - Can generate TCO interrupt or SMI#.

#### 5.1 Acronyms

| Acronyms | Description                     |
|----------|---------------------------------|
| вмс      | Baseboard Management Controller |
| NFC      | Near-Field Communication        |
| SPD      | Serial Presence Detect          |
| TCO      | Total Cost of Ownership         |

#### 5.2 **Theory of Operation**

The System Management functions are designed to allow the system to diagnose failing subsystems. The intent of this logic is that some of the system management functionality can be provided without the aid of an external microcontroller.

#### 5.2.1 Handling an Intruder

The PCH has an input signal, INTRUDER#, that can be attached to a switch that is activated by the system's case being open. This input has a two RTC clock debounce. If INTRUDER# goes active (after the debouncer), this will set the INTRD\_DET bit in

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



the TCO2\_STS register. The INTRD\_SEL bits in the TCO\_CNT register can enable the PCH to cause an SMI# or interrupt. The BIOS or interrupt handler can then cause a transition to the S5 state by writing to the SLP\_EN bit.

The software can also directly read the status of the INTRUDER# signal (high or low) by clearing and then reading the INTRD\_DET bit. This allows the signal to be used as a GPI if the intruder function is not required.

If the INTRUDER# signal goes inactive some point after the INTRD\_DET bit is written as a 1, then the INTRD\_DET bit will go to a 0 when INTRUDER# input signal goes inactive.

#### NOTE

This is slightly different than a classic sticky bit, since most sticky bits would remain active indefinitely when the signal goes active and would immediately go inactive when a 1 is written to the bit.

## 5.2.2 TCO Modes

#### **TCO Compatible Mode**

In TCO Legacy/Compatible mode, only the host SMBus is used. The TCO Slave is connected to the host SMBus internally by default. In this mode, the Intel<sup>®</sup> Management Engine (Intel<sup>®</sup> CSME) SMBus controllers are not used and should be disabled by soft strap. Refer to the PCH SPI Flash Programming Guide for more details.



Figure 3. TCO Compatible Mode SMBus Configuration



In TCO Legacy/Compatible mode the PCH can function directly with an external LAN controller or equivalent external LAN controller to report messages to a network management console without the aid of the system processor. This is crucial in cases where the processor is malfunctioning or cannot function due to being in a low-power state. The table below includes a list of events that will report messages to the network management console.

**Table 11. Event Transitions that Cause Messages** 

| Event                     | Assertion? | Deassertion? | Comments                   |
|---------------------------|------------|--------------|----------------------------|
| INTRUDER# pin             | Yes        | No           | Must be in "hung S0" state |
| Watchdog Timer<br>Expired | Yes        | NA           | "Hung S0" state entered    |
| SMBALERT# pin             | Yes        | Yes          | Must be in "Hung S0" state |
| BATLOW#                   | Yes        | Yes          | Must be in "Hung S0" state |
| CPU_PWR_FLR               | Yes        | No           | "Hung S0" state entered    |

## **Advanced TCO Mode**

The PCH supports the Advanced TCO mode in which SMLink0 and SMLink1 are used in addition to the host SMBus.

In this mode, the Intel $^{\$}$  CSME SMBus controllers must be enabled by soft strap in the flash descriptor. Refer the figure below for more details.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential 35

Doc. No.: 576591, Rev.: 1.2



In advanced TCO mode, the TCO slave can either be connected to the host SMBus or the SMLink0. Refer to the PCH SPI Flash Programming Guide for more details.

SMLink0 is targeted for integrated LAN and NFC use. When an Intel LAN PHY is connected to SMLink0, a soft strap must be set to indicate that the PHY is connected to SMLink0. When the Fast Mode is enabled using a soft strap, the interface will be running at the frequency of up to 1 MHz depending on different factors such as board routing or bus loading. Refer to the PCH SPI Flash Programming Guide for more details.

SMLink1 can be connected to an Embedded Controller (EC) or Baseboard Management Controller (BMC) use. In the case where a BMC is connected to SMLink1, the BMC communicates with the Intel Management Engine through the Intel<sup>®</sup> CSME SMBus connected to SMLink1. The host and TCO slave communicate with BMC through SMBus.

Figure 4. Advanced TCO Mode





#### 6.0 **High Precision Event Timer (HPET)**

#### 6.1 References

| Specification                                                            | Location                                                                                                                            |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| IA-PC HPET (High Precision Event Timers)<br>Specification, Revision 1.0a | http://www.intel.com/content/dam/www/<br>public/us/en/documents/technical-specifications/<br>software-developers-hpet-spec-1-0a.pdf |

#### 6.2 **Overview**

This function provides a set of timers that can be used by the operating system. The timers are defined such that the operating system may assign specific timers to be used directly by specific applications. Each timer can be configured to cause a separate interrupt.

The PCH provides eight timers. The timers are implemented as a single counter with a set of comparators. Each timer has its own comparator and value register. The counter increases monotonically. Each individual timer can generate an interrupt when the value in its value register matches the value in the main counter.

Timer 0 supports periodic interrupts.

The registers associated with these timers are mapped to a range in memory space (much like the I/O APIC). However, it is not implemented as a standard PCI function. The BIOS reports to the operating system the location of the register space using ACPI. The hardware can support an assignable decode space; however, BIOS sets this space prior to handing it over to the operating system. It is not expected that the operating system will move the location of these timers once it is set by BIOS.

#### 6.2.1 **Timer Accuracy**

The timers are accurate over any 1 ms period to within 0.05% of the time specified in the timer resolution fields.

Within any 100 us period, the timer reports a time that is up to two ticks too early or too late. Each tick is less than or equal to 100 ns; thus, this represents an error of less than 0.2%.

The timer is monotonic. It does not return the same value on two consecutive reads (unless the counter has rolled over and reached the same value).

The main counter uses the PCH's XTAL as its clock. The accuracy of the main counter is as accurate as the crystal that is used in the system. The PCH's XTAL clock frequency is determined by the pin strap that is sampled on RSMRST#.



#### 6.2.2 Timer Off-load

The PCH supports a timer off-load feature that allows the HPET timers to remain operational during very low power S0 operational modes when the PCH's XTAL clock is disabled. The clock source during this off-load is the Real Time Clock's 32.768 kHz clock. This clock is calibrated against the PCH's XTAL clock during boot time to an accuracy that ensures the error introduced by this off-load is less than 10 ppb (. 000001%).

When the PCH's XTAL clock is active, the 64 bit counter will increment by one each cycle of the PCH's XTAL clock when enabled. When the PCH's XTAL clock is disabled, the timer is maintained using the RTC clock. The long-term (>1 ms) frequency drift allowed by the HPET specification is 500 ppm. The off-load mechanism ensures that it contributes <1 ppm to this, which will allow this specification to be easily met given the clock crystal accuracies required for other reasons.

Timer off-load is prevented when there are HPET comparators active.

The HPET timer in the PCH runs typically on the PCH's XTAL crystal clock and is off-loaded to the 32 kHz clock once the processor enters C10. This is the state where there are no C10 wake events pending and when the off-load calibrator is not running. HPET timer re-uses this 28 bit calibration value calculated by PMC when counting on the 32 kHz clock. During C10 entry, PMC sends an indication to HPET to off-load and keeps the indication active as long as the processor is in C10 on the 32 kHz clock. The HPET counter will be off-loaded to the 32 kHz clock domain to allow the PCH's XTAL clock to shut down when it has no active comparators.

#### **Theory of Operation**

The Off-loadable Timer Block consists of a 64 bit fast clock counter and an 82 bit slow clock counter. During fast clock mode the counter increments by one on every rising edge of the fast clock. During slow clock mode, the 82 bit slow clock counter will increment by the value provided by the Off-load Calibrator.

The Off-loadable Timer will accept an input to tell it when to switch to the slow RTC clock mode and provide an indication of when it is using the slow clock mode. The switch will only take place on the slow clock rising edge, so for the 32 kHz RTC clock the maximum delay is around 30 us to switch to or from slow clock mode. Both of these flags will be in the fast clock domain.

When transitioning from fast clock to slow clock, the fast clock value will be loaded into the upper 64 bit of the 82 bit counter, with the 18 LSBs set to zero. The actual transition through happens in two stages to avoid metastability. There is a fast clock sampling of the slow clock through a double flop synchronizer. Following a request to transition to the slow clock, the edge of the slow clock is detected and this causes the fast clock value to park. At this point the fast clock can be gated. On the next rising edge of the slow clock, the parked fast clock value (in the upper 64 bit of an 82 bit value) is added to the value from the Off-load Calibrator. On subsequent edges while in slow clock mode the slow clock counter increments its count by the value from the Off-load Calibrator.

When transitioning from slow clock to fast clock, the fast clock waits until it samples a rising edge of the slow clock through its synchronizer and then loads the upper 64 bit of the slow clock value as the fast count value. It then de-asserts the indication that slow clock mode is active. The 32 kHz clock counter no longer counts. The 64 bit MSB

October 2019

Doc. No.: 576591, Rev.: 1.2



will be over-written when the 32 kHz counter is reloaded once conditions are met to enable the 32 kHz HPET counter but the 18 bit LSB is retained and it is not cleared out during the next reload cycle to avoid losing the fractional part of the counter.

After initiating a transition from fast clock to slow clock and parking the fast counter value, the fast counter no longer tracks. This means if a transition back to fast clock is requested before the entry into off-load slow clock mode completes, the Off-loadable Timer must wait until the next slow clock edge to restart. This case effectively performs the fast clock to slow clock and back to fast clock on the same slow clock edge.

#### 6.2.3 **Interrupt Mapping**

The interrupts associated with the various timers have several interrupt mapping options. When reprogramming the HPET interrupt routing scheme (LEG RT CNF bit in the General Config Register), a spurious interrupt may occur. This is because the other source of the interrupt (8254 timer) may be asserted. Software should mask interrupts prior to clearing the LEG RT CNF bit.

### Mapping Option #1 (Legacy Replacement Option)

In this case, the Legacy Replacement Rout bit (LEG\_RT\_CNF) is set. This forces the mapping found in below table.

#### Table 12. **Legacy Replacement Routing**

| Timer                                                                                                | 8259 Mapping              | APIC Mapping          | Comment                                                    |  |  |
|------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|------------------------------------------------------------|--|--|
| 0                                                                                                    | IRQ0                      | IRQ2                  | In this case, the 8254 timer will not cause any interrupts |  |  |
| 1                                                                                                    | IRQ8                      | IRQ8                  | In this case, the RTC will not cause any interrupts.       |  |  |
| 2 and 3                                                                                              | Per IRQ Routing<br>Field. | Per IRQ Routing Field |                                                            |  |  |
| 4, 5, 6, 7 not available not available                                                               |                           |                       |                                                            |  |  |
| Note: The Legacy Option does not preclude delivery of IRQ0/IRQ8 using processor interrupts messages. |                           |                       |                                                            |  |  |

#### Mapping Option #2 (Standard Option)

In this case, the Legacy Replacement Rout bit (LEG RT CNF) is 0. Each timer has its own routing control. The interrupts can be routed to various interrupts in the 8259 or I/O APIC. A capabilities field indicates which interrupts are valid options for routing. If a timer is set for edge-triggered mode, the timers should not be shared with any legacy interrupts.

For the PCH, the only supported interrupt values are as follows:

Timer 0 and 1: IRQ20, 21, 22, and 23 (I/O APIC only).

Timer 2: IRQ11 (8259 or I/O APIC) and IRQ20, 21, 22, and 23 (I/O APIC only).

Timer 3: IRQ12 (8259 or I/O APIC) and IRQ 20, 21, 22, and 23 (I/O APIC only).



#### NOTE

Interrupts from Timer 4, 5, 6, 7 can only be delivered via direct FSB interrupt messages.

#### **NOTE**

System architecture changes since the HPET specification 1.0 was released have made some of the terminology used obsolete. In particular the reference to a Front Side Bus (FSB) has no relevance to current platforms, as this interface is no longer in use. For consistency with the HPET specification though, the FSB and specifically the FSB Interrupt Delivery terminology has been maintained. Where the specification refers to FSB, this should be read as 'processor message interface'; independent of the physical attach mechanism.

### Mapping Option #3 (Processor Message Option)

In this case, the interrupts are mapped directly to processor messages without going to the 8259 or I/O (x) APIC. To use this mode, the interrupt must be configured to edge-triggered mode. The Tn\_PROCMSG\_EN\_CNF bit must be set to enable this mode.

When the interrupt is delivered to the processor, the message is delivered to the address indicated in the Tn\_PROCMSG\_INT\_ADDR field. The data value for the write cycle is specified in the Tn\_PROCMSG\_INT\_VAL field.

#### NOTE

The FSB interrupt deliver option has HIGHER priority and is mutually exclusive to the standard interrupt delivery option. Thus, if the TIMERn\_FSB\_EN\_CNF bit is set, the interrupts will be delivered via the FSB, rather than via the APIC or 8259.

The FSB interrupt delivery can be used even when the legacy mapping is used.

For the Intel PCH HPET implementation, the direct FSB interrupt delivery mode is supported, besides via 8259 or I/O APIC.

### **6.2.4** Periodic Versus Non-Periodic Modes

#### **Non-Periodic Mode**

This mode can be thought of as creating a one-shot.

When a timer is set up for non-periodic mode, it will generate an interrupt when the value in the main counter matches the value in the timer's comparator register. Another interrupt will be generated when the main counter matches the value in the timer's comparator register after a wrap around.

During run-time, the value in the timer's comparator value register will not be changed by the hardware. Software can of course change the value.

The Timer 0 Comparator Value register cannot be programmed reliably by a single 64 bit write in a 32 bit environment except if only the periodic rate is being changed during run-time. If the actual Timer 0 Comparator Value needs to be reinitialized, then the following software solution will always work regardless of the environment:

October 2019

Doc. No.: 576591, Rev.: 1.2



- Set TIMERO VAL SET CNF bit
- Set the lower 32 bits of the Timer Comparator Value register
- Set TIMERO VAL SET CNF bit
- Set the upper 32 bits of the Timer0 Comparator Value register

Timer 0 is configurable to 32 (default) or 64 bit mode, whereas Timers 1:7 only support 32 bit mode.

#### **WARNING**

Software must be careful when programming the comparator registers. If the value written to the register is not sufficiently far in the future, then the counter may pass the value before it reaches the register and the interrupt will be missed. The BIOS should pass a data structure to the operating system to indicate that the operating system should not attempt to program the periodic timer to a rate faster than 5 us.

All of the timers support non-periodic mode.

Refer to **Section 2.3.9.2.1** of the *IA-PC HPET Specification* for more details of this mode.

#### **Periodic Mode**

When a timer is set up for periodic mode, the software writes a value in the timer's comparator value register. When the main counter value matches the value in the timer's comparator value register, an interrupt can be generated. The hardware will then automatically increase the value in the comparator value register by the last value written to that register.

To make the periodic mode work properly, the main counter is typically written with a value of 0 so that the first interrupt occurs at the right point for the comparator. If the main counter is not set to 0, interrupts may not occur as expected.

During run-time, the value in the timer's comparator value register can be read by software to find out when the next periodic interrupt will be generated (not the rate at which it generates interrupts). Software is expected to remember the last value written to the comparator's value register (the rate at which interrupts are generated).

If software wants to change the periodic rate, it should write a new value to the comparator value register. At the point when the timer's comparator indicates a match, this new value will be added to derive the next matching point.

If the software resets the main counter, the value in the comparator's value register needs to reset as well. This can be done by setting the TIMERn\_VAL\_SET\_CNF bit. Again, to avoid race conditions, this should be done with the main counter halted. The following usage model is expected:

- 1. Software clears the ENABLE\_CNF bit to prevent any interrupts.
- 2. Software Clears the main counter by writing a value of 00h to it.
- 3. Software sets the TIMERO\_VAL\_SET\_CNF bit.
- 4. Software writes the new value in the TIMERO\_COMPARATOR\_VAL register.

Software sets the ENABLE CNF bit to enable interrupts.

Doc. No.: 576591, Rev.: 1.2



#### NOTE

As the timer period approaches zero, the interrupts associated with the periodic timer may not get completely serviced before the next timer match occurs. Interrupts may get lost and/or system performance may be degraded in this case.

Each timer is NOT required to support the periodic mode of operation. A capabilities bit indicates if the particular timer supports periodic mode. he reason for this is that supporting the periodic mode adds a significant amount of gates.

For the Intel PCH, only timer 0 will support the periodic mode. This saves a substantial number of gates.

# **6.2.5** Enabling the Timers

The BIOS or operating system PnP code should route the interrupts. This includes the Legacy Rout bit, Interrupt Rout bit (for each timer), and interrupt type (to select the edge or level type for each timer).

The Device Driver code should do the following for an available timer:

- 1. Set the Overall Enable bit (Offset 10h, bit 0).
- 2. Set the timer type field (selects one-shot or periodic).
- 3. Set the interrupt enable.
- 4. Set the comparator value.

### **6.2.6** Interrupt Levels

Interrupts directed to the internal 8259s are active high. Refer **Advanced Programmable Interrupt Controller (APIC) (D31:F0)** for information regarding the polarity programming of the I/O APIC for detecting internal interrupts.

If the interrupts are mapped to the 8259 or I/O APIC and set for level-triggered mode, they can be shared with legacy interrupts. They may be shared although it is unlikely for the operating system to attempt to do this.

If more than one timer is configured to share the same IRQ (using the TIMERn\_INT\_ROUT\_CNF fields), then the software must configure the timers to level-triggered mode. Edge-triggered interrupts cannot be shared.

### **6.2.7** Handling Interrupts

**Section 2.4.6** of the IA-PC HPET Specification describes handling interrupts.

#### 6.2.8 Issues Related to 64 bit Timers with 32 bit Processor

**Section 2.4.7** of the IA-PC HPET Specification describes issues related to 64 bit timers with 32 bit processors.



## 7.0 PCH Thermal Sensor

The PCH incorporates an on-die Digital Thermal Sensor (DTS) for thermal management.

# **7.1** Modes of Operation

The DTS has two usages when enabled:

- 1. One use is to provide the temperature of the PCH in units of 1°C. There is a 9 bit field for the temperature, with a theoretical range from -256°C to +256°C. Practically the operational range for TS would be between -40° C and 110° C.
- 2. The second use is to allow programmed trip points to cause alerts to SW or in the extreme case shutdown. Temperature may be provided without having any SW alerts set.

There are two thermal alert capabilities. One is for the catastrophic event (thermal runaway) which results in an immediate system power down (S5 state). The other alert provides an indication to the platform that a particular temperature has been caused. This second alert needs to be routed to SMI or SCI based on SW programming.

# **7.2** Temperature Trip Point

The internal thermal sensor reports three trip points: Cool, Hot, and Catastrophic trip points in the order of increasing temperature.

Crossing the cool trip point when going from higher to lower temperature may generate an interrupt. Crossing the hot trip point going from lower to higher temp may generate an interrupt. Each trip point has control register bits to select what type of interrupt is generated.

Crossing the cool trip point while going from low to higher temperature or crossing the hot trip point while going from high to lower temperature will not cause an interrupt.

When triggered, the catastrophic trip point will transition the system to S5 unconditionally.

# 7.3 Thermal Sensor Accuracy (Taccuracy)

The PCH thermal sensor accuracy is:

- ±5 °C over the temperature range from 50 °C to 110 °C.
- ±7 °C over the temperature range from 30 °C to 50 °C.
- ±10 °C over the temperature range from -10 °C to 30 °C.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 43

Doc. No.: 576591, Rev.: 1.2



# 7.4 Thermal Reporting to an EC

To support a platform EC that is managing the system thermals, the PCH provides the ability for the EC to read the PCH temperature over SMLink1 or over eSPI interface. The EC will issue an SMBus read or eSPI OOB Channel request and receives a single byte of data, indicating a temperature between 0 °C and 254 °C, where 255 (0xFFh) indicates that the sensor is not enabled yet. The EC must be connected to SMLink1 for thermal reporting support.

Upon reset, the value driven to the EC will be 0xFF. This indicates that BIOS has not enabled the reporting yet. When the EC receives 0xFF for the temperature, it knows that the thermal sensor is not enabled and can assume that the system is in the boot phase with unknown temperature.

After the sensor is enabled, the EC will receive a value between 0x0 and 0x7F (0 °C to 127 °C). If the EC ever sees a value between 0x80 and 0xFE, that indicates an error has occurred, since the PCH should have shut down the platform before the temperature ever reached 128 °C (Catastrophic trip point will be below 128 °C). The PCH itself does not monitor the temperature and will not flag any error on the temperature value.

# 7.5 Thermal Trip Signal (PCHHOT#)

The PCH provides PCHHOT# signal to indicate that it has exceeded some temperature limit. The limit is set by BIOS. The temperature limit (programmed into the PHL register) is compared to the present temperature. If the present temperature is greater than the PHL value then the pin is asserted.

PCHHOT# is an O/D output and requires a Pull-up on the motherboard.

The PCH evaluates the temperature from the thermal sensor against the programmed temperature limit every 1 second.

# 7.6 Thermal Sensor Programming

Refer to the Cannon Lake BIOS specifications for recommendations and details.



# 8.0 Power Delivery

The Power Delivery chapter has the following sections:

- Power and Ground Signals
- FIVR

# **8.1** Power and Ground Signals

This section describes the power rails on the PCH.

Table 13. Power Rail Descriptions for TGL UP3

| Name                 | Description                                                                                                                                                                                                                                                 |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VCCIN_AUX            | FIVR Input rail: 1.8 V                                                                                                                                                                                                                                      |  |  |
| VCC_VNNEXT_1P05      | Used for FIVR PRIM_CORE bypass mode during S0ix and Sx: 1.05 V                                                                                                                                                                                              |  |  |
| VCC_V1P05EXT_1P05    | Used for FIVR PCH IO bypass mode during Sx: 1.05 V                                                                                                                                                                                                          |  |  |
| VCCA_CLKLDO_1P8      | Analog supply for internal clocks: 1.8 V                                                                                                                                                                                                                    |  |  |
| VCCPRIM1P05 _OUT_PCH | 1.05 V Primary Well: for CNVi and other internal I/O blocks.                                                                                                                                                                                                |  |  |
| VCCDSW_1P05          | <b>Deep Sx Well</b> : 1.05 V. This rail is generated by on die DSW low dropout (LDO) linear regulator to supply DSW core logic.                                                                                                                             |  |  |
| VCCPRIM_1P8          | 1.8 V Primary Well.                                                                                                                                                                                                                                         |  |  |
| VCCPRIM_3P3          | 3.3 V Primary Well.                                                                                                                                                                                                                                         |  |  |
| VCCPGPPR             | <b>Audio Power 3.3 V, 1.8 V, or 1.5 V</b> . If powered at 3.3 V, the 3.3 V supply can come from VCCPRIM_3P3 supply. If powered at 1.8 V, the 1.8 V supply can come from VCCPRIM_1P8 supply.                                                                 |  |  |
| VCCDSW_3P3           | 3.3 V Deep Sx Well.                                                                                                                                                                                                                                         |  |  |
|                      | RTC Well Supply. This rail can drop to 2.0 V if all other planes are off. This power is not expected to be shut off unless the RTC battery is removed or drained.  Notes: 1. VCCRTC nominal voltage is 3.0 V. This rail is intended to always come up first |  |  |
| VCCRTC               | and always stay on. It should NOT be power cycled regularly on non-coin battery designs. Refer to the Platform Design Guide, RTC Design Guidelines chapter for latest design recommendations.                                                               |  |  |
|                      | <ol> <li>Implementation should not attempt to clear CMOS by using a jumper to pull<br/>VCCRTC low. Clearing CMOS can be done by using a jumper on RTCRST# or<br/>GPI.</li> </ol>                                                                            |  |  |
| VCCDPHY_1P24         | <b>1.24 V for CNVi logic</b> . This rail is generated internally with a LDO and needs to be routed to the motherboard so that the rail can be supplied back to the SoC. Refer to the Platform Design Guide (PDG) for implementation details.                |  |  |
| VCCLDOSTD_0P85       | This rail is generated internally and needs to be routed out to the motherboard for decoupling purpose.                                                                                                                                                     |  |  |
| VCC1P05 _OUT_FET     | FIVR output rail: 1.05 V, used for CPU rails VCCST/STG.                                                                                                                                                                                                     |  |  |
| VSS                  | Ground                                                                                                                                                                                                                                                      |  |  |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

45

Doc. No.: 576591, Rev.: 1.2



### Table 14. Power Rail Descriptions for TGL UP4

| Name                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCCIN_AUX            | FIVR Input rail: 1.65 V is active voltage and 1.8 V is boot voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VCC_VNNEXT_1P05      | Used for FIVR PRIM_CORE bypass mode during S0ix and Sx: 1.05 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VCC_V1P05EXT_1P05    | Used for FIVR PCH IO bypass mode during Sx: 1.05 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| VCCA_CLKLDO_1P8      | Analog supply for internal clocks: 1.8 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VCCPRIM1P05 _OUT_PCH | 1.05 V Primary Well: for CNVi and other internal I/O blocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VCCDSW_1P05          | <b>Deep Sx Well</b> : 1.05 V. This rail is generated by on die DSW low dropout (LDO) linear regulator to supply DSW core logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VCCPRIM_1P8          | 1.8 V Primary Well.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| VCCPRIM_3P3          | 3.3 V Primary Well.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| VCCPGPPR             | <b>Audio Power 3.3 V, 1.8 V, or 1.5 V</b> . If powered at 3.3 V, the 3.3 V supply can come from VCCPRIM_3P3 supply. If powered at 1.8 V, the 1.8 V supply can come from VCCPRIM_1P8 supply.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VCCDSW_3P3           | 3.3 V Deep Sx Well.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| VCCRTC               | RTC Well Supply. This rail can drop to 2.0 V if all other planes are off. This power is not expected to be shut off unless the RTC battery is removed or drained.  Notes: 1. VCCRTC nominal voltage is 3.0 V. This rail is intended to always come up first and always stay on. It should NOT be power cycled regularly on non-coin battery designs. Refer to the Platform Design Guide, RTC Design Guidelines chapter for latest design recommendations.  2. Implementation should not attempt to clear CMOS by using a jumper to pull VCCRTC low. Clearing CMOS can be done by using a jumper on RTCRST# or GPI. |
| VCCDPHY_1P24         | <b>1.24 V for CNVi logic</b> . This rail is generated internally with a LDO and needs to be routed to the motherboard so that the rail can be supplied back to the SoC. Refer to the Platform Design Guide (PDG) for implementation details.                                                                                                                                                                                                                                                                                                                                                                       |
| VCCLDOSTD_0P85       | This rail is generated internally and needs to be routed out to the motherboard for decoupling purpose.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VCC1P05 _OUT_FET     | FIVR output rail: 1.05 V, used for CPU rails VCCST/STG.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VCCPRIM_1P05_FET     | 1.05 V output voltage from FIVR and will be fed back to PCH blocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| VCCMPHYPLL_1P05      | <b>HSIO PLL supply.</b> VCCPRIM_1P05_FET is connected to this rail on platform using FET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VCCMPHYGT_1P05       | <b>HSIO supply.</b> VCCPRIM_1P05_FET is connected to this rail on platform using FET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VCCPRIM_GATED_1P05   | <b>ISCLK supply</b> . VCCPRIM_1P05_FET is connected to this rail on platform using FET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VSS                  | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### 8.2 FIVR

Tiger lake PCH integrates multiple voltage rails onto the PCH in order to reduce BOM costs for the platform and to enable additional voltage level features.

Tiger lake PCH has two integrated FIVRs. These internal FIVRs will generate VCCIO (for CPU), VCC\_VNNEXT\_1P05 and VCC\_V1P05EXT\_1P05



### **PCH Platform Voltage Rails**

#### Table 15. PCH Platform Power Rails

| Power Rail                   | Voltage                                                             | Description                                                        |
|------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|
| VCCIN_AUX                    | 1.65 V or 1.8 V - Active<br>1.10 V - Retention<br>OFF - Idle States | PCH FIVR Input rail                                                |
| VCCPRIM_1P8                  | 1.8 V                                                               | Primary well supply                                                |
| VCCDSW_3P3                   | 3.3 V                                                               | Deep sleep well supply, 3.3 V                                      |
| VCCPRIM_3P3                  | 3.3 V                                                               | Primary well supply, 3.3 V                                         |
| VCCRTC                       | 3 V to 3.3 V                                                        | RTC supply                                                         |
| VCC_V1P05EXT_1P05 (Optional) | 1.05 V & 0.96 V                                                     | Used during Sx & S0ix modes for bypassing the FIVR internal supply |
| VCC_VNNEXT_1P05 (Optional)   | 0.7 V, 0.78 V, 1.05 V (not used for S0ix)                           | Used during Sx & S0ix modes for bypassing the FIVR internal supply |

### **VCCIN\_AUX**

VCCIN\_AUX is the input rail to FIVR. During the deep S0ix states and Sx states, the input rail to the FIVRs can be disabled. This will be done by driving the CORE\_VID values to '00.

Vccin\_AUX powergood during initial reset is tied into the RSMRST# signal, requiring that the FIVR input voltage rail is stable in the same window as the other SLP\_SUS# rails.

To support dynamic switching during run time of the input VR, there will be 2 pins driven out from PCH to support this. They are CORE\_VID\_0 & CORE\_VID\_1 pins.

For desktop skus, there will be a 1.8V rail added to the motherboard. This rail can be used for the GPIOs as well as the FIVR input voltage.

### **VCCIN\_AUX Control - CORE\_VID Pins**

The CORE\_VID pins are used to control the VCCIN\_AUX rail.

### Table 16. CORE\_VID Signaling

| SLP_<br>SUS# | CORE<br>_VID<br>1 | CORE<br>_VID0 | SLP_<br>S0# | CPU<br>Requirem<br>ent | VCCIN_A<br>UX<br>Voltage | Comments                                                                                   |
|--------------|-------------------|---------------|-------------|------------------------|--------------------------|--------------------------------------------------------------------------------------------|
| 0            | Х                 | Х             | Х           | OFF                    | OFF                      | FIVR Input is OFF (G3/DSx states)                                                          |
| 1            | 0                 | 0             | 0           | VCCIN_AU<br>X = 0      | 0V                       | Typically used during S0ix states, LTR needs to be able to tolerate turn on time.          |
| 1            | 0                 | 1             | 1           | VCCIN_AU<br>X = 0      | 1.10 V                   | Retention FIVR voltage, non-FIVR entity supplying PCH, no VCCIN_AUX FIVRs active in CPU.   |
| 1            | 1                 | 0             | 1           | VCCIN_AU<br>X = 1.65 V | 1.65 V                   | Low Current Mode Voltage<br>1.65V (Optimal voltage point when < 3A -<br>Premium SKUs only) |
|              | continued         |               |             |                        |                          |                                                                                            |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

47

Doc. No.: 576591, Rev.: 1.2



| SLP_<br>SUS# | CORE<br>_VID<br>1 | CORE<br>_VID0 | SLP_<br>S0# | CPU<br>Requirem<br>ent | VCCIN_A<br>UX<br>Voltage | Comments                                         |
|--------------|-------------------|---------------|-------------|------------------------|--------------------------|--------------------------------------------------|
|              |                   |               |             |                        |                          | This will be used on ULX SKUs only.              |
| 1            | 1                 | 1             | 1           | VCCIN_AU<br>X = 1.8 V  | 1.8 V                    | High Current Mode Voltage<br>1.8V (boot voltage) |

The default value for CORE\_VID1/0 is 2'b11 (signaling 1.8V). This is specified in the VCCIN\_AUX\_CFG1 & CFG2 registers. In a resume from 0V, the field in VCCIN\_AUX\_CFG2 will specify the time to resume to 1.8V.

### **External Bypass Rails Control**

The external bypass rails can now be controlled to support 2 voltage level via pins without requiring BIOS to be involved during the S0ix states. The two pins are as follows:

- VNN\_CTRL Control of the VCC\_VNNEXT\_1P05 voltage
- V1P05\_CTRL Control of the VCC\_V1P05EXT\_1P05 voltage rail

### **Table 17. VNN\_CTRL Pin States**

| VNN_CTRL | VCC_VNNEXT_1P05 |
|----------|-----------------|
| 0        | 0.78 V          |
| 1        | 0.7 V           |

### Table 18. V1P05\_CTRL Pin States

| V1P05_CTRL | VCC_V1P05EXT_1P05 |
|------------|-------------------|
| 0          | 1.05 V            |
| 1          | 0.96 V            |



# 9.0 Pin Straps

The following signals are used for static configuration. They are sampled at the rising edge of either DSW\_PWROK, RSMRST#, or PCH\_PWROK to select configuration and then revert later to their normal usage. To invoke the associated mode, the signal should meet both set up time of 1us and hold time of 65us, with respect to the rising edge of the sampling signal.

The PCH implements soft straps, which are used to configure specific functions within the PCH and processor very early in the boot process before BIOS or software intervention. The PCH will read soft strap data out of the SPI device prior to the deassertion of reset to both the Intel® Management Engine and the Host system.

Table 19. Pin Straps

| Signal                                         | Usage                      | When Sampled                | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------------------------|----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_B14 / SPKR /<br>TIME_SYNC1 /<br>GSPI0_CS1# | Top Swap<br>Override       | Rising edge of<br>PCH_PWROK | The strap has a 20 kohm ± 30% internal pull-down.  0=>Disable "Top Swap" mode. (Default)  1=>Enable "Top Swap" mode. This inverts an address on access to SPI and firmware hub, so the processor believes it fetches the alternate boot block instead of the original boot-block. PCH will invert A16 (default) for cycles going to the upper two 64-KB blocks in the FWH or the appropriate address lines (A[23:16]) as selected in Top Swap Block size soft strap. (Refer SPI Flash Programming Guide).  Notes: 1. The internal pull-down is disabled after PCH_PWROK is high.  2. Software will not be able to clear the Top Swap bit until the system is rebooted.  3. The status of this strap is readable using the Top Swap bit (Bus0, Device31, Function0, offset DCh, bit4).  4. This signal is in the primary well. |
| GPP_B18 /<br>GSPI0_MOSI                        | No Reboot                  | Rising edge of<br>PCH_PWROK | The strap has a 20 kohm ± 30% internal pull-down.  0=>Disable "No Reboot" mode. (Default)  1=>Enable "No Reboot" mode (PCH will disable the TCO Timer system reboot feature). This function is useful when running ITP/XDP.  Notes: 1. The internal pull-down is disabled after PCH_PWROK is high.  2. This signal is in the primary well.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GPP_C2 /<br>SMBALERT#                          | TLS<br>Confidentialit<br>y | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.  0=>Disable Intel® CSME Crypto Transport Layer Security (TLS) cipher suite (no confidentiality). (Default)  1=>Enable Intel® CSME Crypto Transport Layer Security (TLS) cipher suite (with confidentiality). Must be pulled up to support Intel® AMT with TLS.  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.                                                                                                                                                                                                                                                                                                                                                                                             |
| GPP_C5 /<br>SMLOALERT#                         | Boot Strap 0               | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 49

October 2019 Doc. No.: 576591, Rev.: 1.2



| Signal                                                                            | Usage                                                             | When Sampled              | Comment                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                   |                                                                   |                           | This is bit 0 (LSB) of a total of 4-bit encoded pin straps for boot configuration.  This strap is used in conjunction with Boot Strap 1,2,3, (on GPP_H0, GPP_H1, GPP_H2 respectively).  4-bit boot strap configuration encodings:  0000 = Master Attached Flash Configuration (BIOS / CSME on SPI). eSPI is enabled  0010 = Master Attached Flash Configuration (BIOS / CSME on SPI). eSPI is disabled            |
|                                                                                   |                                                                   |                           | 0100 = BIOS on eSPI Peripheral Channel; CSME on master attached SPI  1000 = Slave Attached Flash Configuration (BIOS / CSME on eSPI attached device).  1100 = BIOS on eSPI peripheral Channel; CSME on slave attached SPI.  Others: Reserved                                                                                                                                                                      |
|                                                                                   |                                                                   |                           | Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.                                                                                                                                                                                                                                                                                                    |
| SPIO_MOSI                                                                         | Reserved                                                          | Rising edge of<br>RSMRST# | External pull-up is required. Recommend 4.7 kohm pull up. This strap should sample HIGH. There should NOT be any on-board device driving it to opposite direction during strap sampling.                                                                                                                                                                                                                          |
| GPP_D10 /<br>ISH_SPI_CLK /<br>DDP3_CTRLDATA /<br>TBT_LSX2_RXD /<br>GSPI2_CLK      | DDP3 I2C /<br>TBT_LSX2 /<br>BBSB_LS2<br>pins VCC<br>configuration | Rising edge of<br>RSMRST# | This strap has a 20 kohm ± 30% internal pull-down.  0 = DDP3 I2C / TBT_LSX2 / BBSB_LS2 pins at 1.8V  1 = DDP3 I2C / TBT_LSX2 / BBSB_LS2 pins at 3.3V  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.                                                                                                                                              |
| GPP_D12 /<br>ISH_SPI_MOSI /<br>DDP4_CTRLDATA /<br>CAS_SPIM_MOSI /<br>TBT_LSX3_RXD | DDP4 I2C /<br>TBT_LSX3 /<br>BSSB_LS3<br>pins VCC<br>configuration | Rising edge of<br>RSMRST# | This strap has a 20 kohm ± 30% internal pull-down.  0 = DDP4 I2C / TBT_LSX3 / BBSB_LS3 pins at 1.8V  1 = DDP4 I2C / TBT_LSX3 / BBSB_LS3 pins at 3.3  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.                                                                                                                                               |
| GPP_B23 /<br>SML1ALERT# /<br>PCHHOT# /<br>GSPI1_CS1#                              | CPUNSSC<br>Clock<br>Frequency                                     | Rising edge of<br>RSMRST# | This strap has a 20 kohm ± 30% internal pull-down.  0 = 38.4 MHz clock (direct from crystal) (default)  1 = 19.2 MHz clock (derived from 38.4 MHz crystal)  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. When used as PCHHOT# and strap low, a 150K pull-up is needed to ensure it does not override the internal pull-down strap sampling.  3. This signal is in the primary well. |
| SPI0_102                                                                          | Reserved                                                          | Rising edge of<br>RSMRST# | External pull-up is required. Recommend 100K if pulled up to 3.3V or 75K if pulled up to 1.8V.  This strap should sample HIGH. There should NOT be any onboard device driving it to opposite direction during strap sampling.                                                                                                                                                                                     |
| SPI0_103                                                                          | Reserved                                                          | Rising edge of<br>RSMRST# | External pull-up is required. Recommend 100K if pulled up to 3.3V or 75K if pulled up to 1.8V. This strap should sample HIGH. There should NOT be any onboard device driving it to opposite direction during strap sampling.                                                                                                                                                                                      |
|                                                                                   |                                                                   |                           | continued                                                                                                                                                                                                                                                                                                                                                                                                         |



| Signal                                       | Usage                                                             | When Sampled                | Comment                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------|-------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_R2 / HDA_SDO /<br>I2S0_TXD               | Flash<br>Descriptor<br>Security<br>Override                       | Rising edge of<br>PCH_PWROK | This strap has a 20 kohm ± 30% internal pull-down.  0=> Enable security measures defined in the Flash Descriptor.  (Default)  1=> Disable Flash Descriptor Security (override). This strap should only be asserted high using external Pull-up in manufacturing/debug environments ONLY.  Notes: 1. The internal pull-down is disabled after PCH_PWROK is high.  2. This signal is in the primary well. |
| GPP_E6                                       | JTAG ODT<br>Disable                                               | Rising edge of<br>RSMRST#   | This strap does not have an internal pull-up or pull-down. External pull-up is recommended 0=> JTAG ODT is disabled 1=> JTAG ODT is enabled                                                                                                                                                                                                                                                             |
| GPP_E19 /<br>DDP1_CTRLDATA /<br>TBT_LSX0_RXD | DDP1 I2C /<br>TBT_LSX0 /<br>BSSB_LS0<br>pins VCC<br>configuration | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.  0=> DDP1 I2C / TBT_LSX0 / BSSB_LS0 pins at 1.8V  1=> DDP1 I2C / TBT_LSX0 / BSSB_LS0 pins at 3.3V  Notes: 1. The internal pull-down is disabled after RSMRST#  de-asserts.  2. This signal is in the primary well.                                                                                                                                   |
| GPP_E21 /<br>DDP2_CTRLDATA /<br>TBT_LSX1_RXD | DDP2 I2C /<br>TBT_LSX1 /<br>BSSB_LS1<br>pins VCC<br>configuration | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.  0 = DDP2 I2C / TBT_LSX1 / BSSB LS1 pins at 1.8V  1 = DDP2 I2C / TBT_LSX1 / BSSB LS1 pins at 3.3V  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.                                                                                                                                    |
| DBG_PMODE                                    | Reserved                                                          | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-up.  This strap should sample high. There should NOT be any on-board device driving it to opposite direction during strap sampling.  Notes: 1. The internal pull-up is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.                                                                                                          |
| GPD7                                         | Reserved                                                          | Rising edge of<br>DSW_PWROK | This strap has a 20 kohm ± 30% internal pull-down.  This strap should sample LOW. There should NOT be any onboard device driving it to opposite direction during strap sampling.  Notes: 1. The internal pull-down is disabled after DSW_PWROK is high.  2. This signal is in the DSW well.                                                                                                             |
| GPP_F0 /<br>CNV_BRI_DT /<br>UARTO_RTS#       | XTAL<br>Frequency<br>Selection                                    | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down. This strap should not be pulled high since 24 MHz crystal is not supported on the PCH.  0 = 38.4 MHz (default) 1 = 24 MHz  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.                                                                                                            |
| GPP_F2 /<br>CNV_RGI_DT /<br>UART0_TXD        | M.2 CNVi<br>Mode Select                                           | Rising edge of<br>RSMRST#   | This strap does not have an internal pull-up or pull-down. A weak external pull-up is required.  0=>Integrated CNVi enabled.  1=>Integrated CNVi disabled.  Note: When a RF companion chip is connected to the PCH CNVi interface, the device internal pull-down resistor will pull the strap low to enable CNVi interface.                                                                             |

October 2019 Doc. No.: 576591, Rev.: 1.2



| Signal      | Usage                                 | When Sampled                | Comment                                                                                                                                                                                                                                                                                               |
|-------------|---------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPP_F7      | Reserved                              | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.  This strap should sample LOW. There should NOT be any onboard device driving it to opposite direction during strap sampling.  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.      |
| GPP_F10     | Reserved                              | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.  This strap should sample LOW. There should NOT be any onboard device driving it to opposite direction during strap sampling.  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well.      |
| GPP_H0      | Boot Strap 1                          | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.  This is bit 1 of a total of 4-bit encoded pin straps for boot configuration.  Refer to Boot Strap 0 (on GPP_C5) for the encoding.  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well. |
| GPP_H1      | Boot Strap 2                          | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.  This is bit 2 of a total of 4-bit encoded pin straps for boot configuration.  Refer to Boot Strap 0 (on GPP_C5) for the encoding.  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well. |
| GPP_H2      | Boot Strap 3                          | Rising edge of<br>RSMRST#   | This strap has a 20 kohm ± 30% internal pull-down.  This is bit 3 of a total of 4-bit encoded pin straps for boot configuration.  Refer to Boot Strap 0 (on GPP_C5) for the encoding.  Notes: 1. The internal pull-down is disabled after RSMRST# de-asserts.  2. This signal is in the primary well. |
| SPIVCCIOSEL | SPI<br>Operation<br>Voltage<br>Select | Rising edge of<br>DSW_PWROK | There is no internal pull-up or pull-down on the strap. An external resistor is required.  0 = SPI voltage is 3.3V (4.7 kohm pull-down to GND)  1 = SPI voltage is 1.8V (4.7K pull-up to DSW_PWROK)                                                                                                   |



## 10.0 8254 Timers

The PCH contains two counters that have fixed uses. All registers and functions associated with these timers are in the Primary well. The 8254 unit is clocked by a 1.193 MHz periodic timer tick, which is functional only in S0 states. The 1.193 MHz periodic timer tick is generated off the PCH's XTAL clock.

#### **Counter 0, System Timer**

This counter functions as the system timer by controlling the state of IRQ0 and is typically programmed for Mode 3 operation. The counter produces a square wave with a period equal to the product of the counter period (838 ns) and the initial count value. The counter loads the initial count value 1 counter period after software writes the count value to the counter I/O address. The counter initially asserts IRQ0 and decrements the count value by two each counter period. The counter negates IRQ0 when the count value reaches 0. It then reloads the initial count value and again decrements the initial count value by two each counter period. The counter then asserts IRQ0 when the count value reaches 0, reloads the initial count value, and repeats the cycle, alternately asserting and negating IRQ0.

#### Counter 2, Speaker Tone

This counter provides the speaker tone and is typically programmed for Mode 3 operation. The counter provides a speaker frequency equal to the counter clock frequency (1.193 MHz) divided by the initial count value. The speaker must be enabled by a write to port 061h (Refer to the NMI Status and Control ports).

### **10.1** Timer Programming

The counter/timers are programmed in the following fashion:

- 1. Write a control word to select a counter.
- 2. Write an initial count for that counter.
- Load the least and/or most significant bytes (as required by Control Word bits 5, 4) of the 16 bit counter.
- 4. Repeat with other counters.

Only two conventions need to be observed when programming the counters. First, for each counter, the control word must be written before the initial count is written. Second, the initial count must follow the count format specified in the control word (least significant Byte only, most significant Byte only, or least significant Byte, and then most significant Byte).

A new initial count may be written to a counter at any time without affecting the counter's programmed mode. Counting is affected as described in the mode definitions. The new count must follow the programmed count format.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel Confidential

External Design Specification, Volume 1 of 2

Intel Confidential

Doc. No.: 576591, Rev.: 1.2



If a counter is programmed to read/write 2-byte counts, the following precaution applies – a program must not transfer control between writing the first and second Byte to another routine which also writes into that same counter. Otherwise, the counter will be loaded with an incorrect count.

The Control Word Register at port 43h controls the operation of all three counters. Several commands are available:

- **Control Word Command.** Specifies which counter to read or write, the operating mode, and the count format (binary or BCD).
- **Counter Latch Command.** Latches the current count so that it can be read by the system. The countdown process continues.
- **Read Back Command.** Reads the count value, programmed mode, the current state of the OUT pins, and the state of the Null Count Flag of the selected counter.

The Table below lists the six operating modes for the interval counters.

### **Table 20.** Counter Operating Modes

| Mode | Function                             | Description                                                                                                                                                  |
|------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Out signal on end of count (=0)      | Output is 0. When count goes to 0, output goes to 1 and stays at 1 until counter is reprogrammed.                                                            |
| 1    | Hardware retriggerable one-shot      | Output is 0. When count goes to 0, output goes to 1 for one clock time.                                                                                      |
| 2    | Rate generator (divide by n counter) | Output is 1. Output goes to 0 for one clock time, then back to 1 and counter is reloaded.                                                                    |
| 3    | Square wave output                   | Output is 1. Output goes to 0 when counter rolls over, and counter is reloaded. Output goes to 1 when counter rolls over, and counter is reloaded, and so on |
| 4    | Software triggered strobe            | Output is 1. Output goes to 0 when count expires for one clock time.                                                                                         |
| 5    | Hardware triggered strobe            | Output is 1. Output goes to 0 when count expires for one clock time.                                                                                         |

# 10.2 Reading from the Interval Timer

It is often desirable to read the value of a counter without disturbing the count in progress. There are three methods for reading the counters—a simple read operation, counter Latch command, and the Read-Back command. Each one is explained below:

With the simple read and counter latch command methods, the count must be read according to the programmed format; specifically, if the counter is programmed for 2-byte counts, 2-bytes must be read. The2-bytes do not have to be read one right after the other. Read, write, or programming operations for other counters may be inserted between them.

### **Simple Read**

The first method is to perform a simple read operation. The counter is selected through Port 40h (Counter 0) or 42h (Counter 2).



#### NOTE

Performing a direct read from the counter does not return a determinate value, because the counting process is asynchronous to read operations. However, in the case of Counter 2, the count can be stopped by writing to the GATE bit in Port 61h.

#### **Counter Latch Command**

The Counter Latch command, written to Port 43h, latches the count of a specific counter at the time the command is received. This command is used to ensure that the count read from the counter is accurate, particularly when reading a 2-byte count. The count value is then read from each counter's Count register as was programmed by the Control register.

The count is held in the latch until it is read or the counter is reprogrammed. The count is then unlatched. This allows reading the contents of the counters on the fly without affecting counting in progress. Multiple Counter Latch Commands may be used to latch more than one counter. Counter Latch commands do not affect the programmed mode of the counter in any way.

If a Counter is latched and then, some time later, latched again before the count is read, the second Counter Latch command is ignored. The count read is the count at the time the first Counter Latch command was issued.

#### **Read Back Command**

The Read Back command, written to Port 43h, latches the count value, programmed mode, and current states of the OUT pin and Null Count flag of the selected counter or counters. The value of the counter and its status may then be read by I/O access to the counter address.

The Read Back command may be used to latch multiple counter outputs at one time. This single command is functionally equivalent to several counter latch commands, one for each counter latched. Each counter's latched count is held until it is read or reprogrammed. Once read, a counter is unlatched. The other counters remain latched until they are read. If multiple count Read Back commands are issued to the same counter without reading the count, all but the first are ignored.

The Read Back command may additionally be used to latch status information of selected counters. The status of a counter is accessed by a read from that counter's I/O port address. If multiple counter status latch operations are performed without reading the status, all but the first are ignored.

Both the count and status of the selected counters may be latched simultaneously. This is functionally the same as issuing two consecutive, separate Read Back commands. If multiple count and/or status Read Back commands are issued to the same counters without any intervening reads, all but the first are ignored.

If both the count and status of a counter are latched, the first read operation from that counter returns the latched status, regardless of which was latched first. The next one or two reads, depending on whether the counter is programmed for one or two type counts, returns the latched count. Subsequent reads return unlatched count.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
55

Doc. No.: 576591, Rev.: 1.2



# 11.0 Audio Voice and Speech

### 11.1 Acronyms

| Acronyms | Description                                                                            |
|----------|----------------------------------------------------------------------------------------|
| Acronyms | Description                                                                            |
| DMA      | Direct Memory Access.                                                                  |
| DMIC     | Digital Microphone. PDM based MEMs microphone modules.                                 |
| DSP      | Digital Signal Processor. In AVS specifically a DSP to process audio data.             |
| I2S      | Inter IC Sound. A serial bus using PCM.                                                |
| MEMs     | Micro electrical mechanical Systems. For AVS devices such as Digital MEMs Microphones. |
| MSI      | Message Signaled Interrupt. An in-band method of signaling an interrupt.               |
| PCM      | Pulse Code Modulation. Modulation with amplitude coded into stream.                    |
| PDM      | Pulse Density Modulation. Modulation with amplitude coded by pulse density.            |
| SDI      | Serial Data In.                                                                        |
| SDO      | Serial Data Out.                                                                       |
| SoC      | System On Chip.                                                                        |
| VAD      | Voice Activity Detector.                                                               |
| VOIP     | Voice Over Internet Protocol                                                           |

### 11.2 References

| Specification                              | Location                                                                                  |
|--------------------------------------------|-------------------------------------------------------------------------------------------|
| Intel® High Definition Audio Specification | http://www.intel.com/content/www/us/en/standards/high-definition-audio-specification.html |

### 11.3 Feature Overview

The AVS subsystem builds upon the AVS features of previous platforms to provide a richer user experience. This section will cover the HW features used in the PCH for use within the AVS subsystem. The AVS subsystem consists of a collection of controller, DSP, memory, and link interfaces that provides the audio experience to the platform. This subsystem provides streaming of audio from the host SW to external audio codecs with the host CPU and/or DSP providing the audio enrichment.

The optional DSP can be enabled in the audio subsystem to provide low latency HW/FW acceleration for common audio and voice functions such as audio encode/ decode, acoustic echo cancellation, noise cancellation, etc. With such acceleration, the integration of the AVS subsystem into an SoC is expected to provide longer music playback times and VOIP call times for the platform.



The key HW features of the AVS Subsystem are described in the following topics:

- Intel<sup>®</sup> High Definition Audio (Intel<sup>®</sup> HD Audio) Controller Capabilities
- Audio DSP Capabilities
- Intel<sup>®</sup> High Definition Audio Interface Capabilities
- Direct Attached Digital Microphone (PDM) Interface
- USB Audio Offload Support
- I<sup>2</sup>S/PCM Interface
- Intel<sup>®</sup> Display Audio Interface
- MIPI<sup>®</sup> SoundWire<sup>®</sup> Interface

# 11.3.1 Intel<sup>®</sup> High Definition Audio (Intel<sup>®</sup> HD Audio) Controller Capabilities

The Intel® HD Audio controller is the standard audio host controller widely adopted in the PC platform, with industrial standard Intel® HD Audio driver software available for Microsoft\* Windows\* and many other Linux\* based Operating Systems. Intel® HD Audio controller capabilities are listed as follows:

- Baseline Intel<sup>®</sup> HD Audio operation with legacy DMA transporting audio stream to / from audio codecs, with host CPU carrying out the audio processing
- Low power audio operation with offload DMA transporting audio stream to / from the Audio DSP offload engine offloading the audio processing from host CPU
- Ability transport audio stream to various audio codecs speaking different link protocols with the same audio host controller view from SW stacks
- PCI / PCI Express\* controller
- Supports data transfers, descriptor fetches, and DMA position writes using VC0
- Independent Bus Master logic for 16 general purpose DMA streams: 7 input and 9 output
- Supports variable length stream slots
- Each audio stream supports up to:
  - 30 streams (15 input, 15 output)
  - 7 input DMA streams and 9 output DMA streams
  - 16 channels per stream
  - 32 bits/sample
  - 192 kHz sample rate
- Supports memory-based command/response transport
- Supports optional Immediate Command/Response mechanism
- Supports output and input stream synchronization
- Supports global time synchronization
- Supports MSI interrupt delivery
- Support for ACPI D3 and D0 Device States
- Supports Function Level Reset (FLR)
- Support Converged Platform Power Management (CPPM)

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

57

Doc. No.: 576591, Rev.: 1.2



- Support 1 ms of buffering with all DMA running with maximum bandwidth.
- Support 10 ms of buffering with 1 output DMA and 1 input DMA running at 2 channels, 96 kHz, 16 bit audio.

### 11.3.2 Audio DSP Capabilities

The Audio DSP offload engine is an optional feature providing low power DSP functionality and offload the audio / sensor processing operation from host CPU. It is exposed as an optional capability feature under the Intel® HD Audio controller allowing the enumeration through the Intel® HD Audio driver software (if implemented). Audio DSP capabilities are listed as follows:

- Audio DSP based on 4Cadence\* Tensilica\* LX6 HIFI3 DSP Cores operating up to 400 MHz
- Low power support for Intel<sup>®</sup> Wake on Voice (Intel<sup>®</sup> WOV)
- · Low power audio playback with post processing
- Low power VoIP and circuit switch voice call with pre-processing
- Low power FM radio playback
- Various DSP functions provided by DSP Core: MP3, AAC, 3rd Party IP Algorithms, etc.
- Host downloadable DSP FW functions
- Voice call processing enhancement
- Sensors algorithm offload / assistance: motion, ambient light, fingerprint, proximity, etc.
- Communication hub offload / assistance: location, peer device detection, Wi-Fi availability, etc.

# 11.3.3 Intel® High Definition Audio Interface Capabilities

The Intel® HD Audio interface is an optional feature offering connections to the compatible codecs. The Intel® HD Audio compatible codecs are widely available from various vendors allowing PC platform OEM's to choose them based on features, power, cost consideration. The audio codec can work with the in-box Intel® HD Audio driver software provided in various Operating Systems providing a seamless user experience. These Intel® HD Audio compatible codecs will be enumerated by the Intel® HD Audio driver software (if discovered over the Intel® HD Audio interface). Intel H®D Audio interface capabilities are listed as follows:

- Two SDI signals to support two external codecs
- Drives variable frequency (6 MHz to 24 MHz) BCLK to support:
  - SDO double pumped up to 48 Mb/s
  - SDIs single pumped up to 24 Mb/s
- Provides cadence for 44.1 kHz-based sample rate output
- Supports 1.8V and 3.3V I/O voltages
  - 1.8V and 3.3V drive strengths has separate programming.



### 11.3.4 Direct Attached Digital Microphone (PDM) Interface

The direct attached digital microphone interface is an optional feature offering connections to PDM based digital microphone modules without the need of audio codecs. This provides the lowest possible platform power with the decimation functionality integrated into the audio host controller. Features for the digital microphone interface are listed as follows:

- Two DMIC PDM interfaces with each interface capable of supporting up to 2 digital MEMs microphones.
- Low power always listening support for Intel® Wake on Voice
- 2 PCM audio streams (with independent PCM sampling rate: 48 kHz or 16 kHz) per digital mic interface
- Ultrasound reception capable with higher frequency ranges between 3.84 MHz -4.8 MHz.
- Support of 1.8v I/O voltages

### 11.3.5 USB Audio Offload Support

USB Audio Offload provides audio mixing / processing support for USB audio endpoint connected through the xHCI Controller. This is aimed at providing a universal audio offload power benefit across various audio devices connected to the platform and USB audio usage is expected to gain more popularity with the introduction of USB Type-C\* connector. These USB audio endpoint will be enumerated by the xHCI Controller SW and only the audio streaming path is peer to the Audio DSP subsystem for DSP FW mixing / processing support. USB Audio Offload capabilities are listed as follows:

- Up to 2 audio output streams support
- Up to 4 audio input streams support
- Provides cadence for 44.1 kHz-based sample rate output
- Support isochronous audio stream offload for LS / FS / HS USB audio device
- Support synchronous / asynchronous / adaptive modes of isochronous audio streaming
- Support non-PCM encoded audio bit stream defined by IEC61937 / IEC60958 standard
  - Packetizing into PCM sample format and PCM equivalent rates
- Single audio playback (synchronous / adaptive) at 4 ch x 192 KHz x 24 bits
- Support isochronous audio stream offload for LS / FS / HS USB audio device
- Single audio playback (asynchronous) at 8 ch x 48 KHz x 24 bits + single audio sync input at 1 ch x 1 KHz x 32 bits
- Up to 2 concurrent audio playback (synchronous / adaptive) at 8 ch x 96 KHz x 24 bit + 4ch x 48 KHz x 24 bit
- Single audio capture (synchronous / asynchronous) at 4 ch x 96 KHz x 24 bits
- Up to 2 concurrent audio capture (synchronous / asynchronous) of 8 ch x 48 KHz x 24 bit + audio sync input at 4 ch x 48 KHz x 24 bit

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
59

Doc. No.: 576591, Rev.: 1.2



### 11.3.6 I<sup>2</sup>S/PCM Interface

The  $I^2S$  / PCM interface is an optional feature offering connection to the  $I^2S$  / PCM audio codecs. The  $I^2S$  / PCM audio codecs are widely adopted in the phone and tablet platforms as they are typically customized for low power application. The codec structure is typically unique per codec vendor implementation and requires vendor specific SW module for controlling the codec. These  $I^2S$  / PCM audio codecs will be enumerated based on ACPI table or OS specific static configuration information. The Audio DSP is required to be enabled in order to enable  $I^2S$  / PCM link as registers are only addressable through the Audio DSP and its FW.  $I^2S$ /PCM Interface capabilities are listed as follows:

- Up to 6 I<sup>2</sup>S/PCM ports to support multiple I<sup>2</sup>S connections
- Can support 3 modes: Slave Mode, Slave Mode with Locally Generated Master Clock, or Master Mode.
- I<sup>2</sup>S audio playback at 2 ch x 192 kHz x 24 bits
- I<sup>2</sup>S audio capture at 2 ch x 192 kHz x 24 bits
- PCM audio playback at 8 ch x 48 kHz x 24 bits
- PCM audio capture at 8 ch x 48 kHz x 24 bits
- Support 3G / 4G modem codec
- Support BT codec HFP / HSP SCO at 8 / 16 kHz
- Support BT codec A2DP at 48 kHz
- Support FM radio codec
- Supports 3.3v and 1.8v I/O voltages

# 11.3.7 Intel<sup>®</sup> Display Audio Interface

The Intel<sup>®</sup> Display Audio link on U and Y sku's do not offer external pin out to the package, but internally between PCH and Processor and offers connection to the Intel<sup>®</sup> Display Audio codec that usually resides in the Processor. The Intel<sup>®</sup> Display Audio codec provides audio stream routing to the integrated HDMI and DP links through the existing Intel<sup>®</sup> HD Audio controller SW stacks. The Intel<sup>®</sup> Display Audio codec is enumerated by the Intel<sup>®</sup> HD Audio driver software if discovered over the Intel Display Audio Interface.

### 11.3.8 MIPI<sup>®</sup> SoundWire<sup>®</sup> Interface

The SoundWire interface is an optional feature offering connection to the SoundWire devices, which include audio codecs and modem codecs. The SoundWire interface is the latest audio interface targeting (but not limited to) the phone and tablet market and the main advantage is the connection simplicity with a two wires multi-drop topology + PCM/PDM streaming capabilities. Currently SoundWire devices are non-standard across different vendors (similar to  $\rm I^2S$  / PCM audio codecs), hence it is very likely to require customized audio codec SW per vendor. These devices will be enumerated based on vendor / device ID of the SoundWire device reporting. SoundWire interface capabilities are listed as follows:

- 4 independent SoundWire Interfaces with multi-drop connections to audio peripherals
- Single audio playback at 8 ch x 96 kHz x 24 bits



- Up to 2 concurrent audio playback at 2 ch x 192 kHz x 24 bit each
- Single audio capture at 8 ch x 96 kHz x 24 bits
- Up to 4 concurrent audio capture of 2 ch x 96 kHz x 24 bit each
- Up to 4 x SoundWire interfaces frame rate synchronized on global periodic events
- Up to 6 x PCM bidirectional streams per SoundWire interface
  - Direction is programmable as either input or output stream
- 4 x PDM input streams per SoundWire interface
- Up to 2 channels per PCM streams
- Up to 1 channel per PDM streams
- Ability to map each stereo PCM streams to a sub-set of a multi-channel PCM stream DMA data transferred over Audio Link Hub
- Ability to map each mono PDM input stream to a sub-set of a multi-channel PDM stream DMA data transferred to digital mic port (decimation input)
- Supports 1.8v I/O voltages

#### 11.5 **Integrated Pull-Ups and Pull-Downs**

Table 21. **Integrated Pull-Ups and Pull-Downs** 

| Signal         | Resistor Type | Value (Ω) | Notes |
|----------------|---------------|-----------|-------|
| HDA_SYNC       | Pull-down     | 20K       |       |
| HDA_SDO        | Pull-down     | 20K       |       |
| HDA_SDI[1:0]   | Pull-down     | 20K       |       |
| I2S[5:0]_SFRM  | Pull-down     | 20K       |       |
| I2S[5:0]_RXD   | Pull-down     | 20K       |       |
| I2S[5:0]_SCLK  | Pull-down     | 20K       |       |
| I2S_MCLK2      | Pull-down     | 20K       |       |
| DMIC_DATA[1:0] | Pull-down     | 20K       |       |
| SNDW_DATA[3:0] | Pull-down     | 5K        |       |
| SPKR           | Pull-down     | 20K       |       |

#### 11.6 I/O Signal Planes and States

I/O Signal Planes and States Table 22.

| Signal Name              | Power Plane                     | During Reset <sup>2</sup> | Immediately<br>After Reset <sup>2</sup> | /S4/S5             | Deep Sx   |  |
|--------------------------|---------------------------------|---------------------------|-----------------------------------------|--------------------|-----------|--|
| High Definition Audio In | High Definition Audio Interface |                           |                                         |                    |           |  |
| HDA_RST#                 | Primary                         | Driven Low                | Driven Low                              | Driven Low         | OFF       |  |
| HDA_SYNC                 | Primary                         | Internal Pull-down        | Driven Low                              | Internal Pull-down | OFF       |  |
| HDA_BLK                  | Primary                         | Driven Low                | Driven Low                              | Driven Low         | OFF       |  |
| HDA_SDO                  | Primary                         | Internal Pull-down        | Driven Low                              | Internal Pull-down | OFF       |  |
|                          | •                               |                           |                                         |                    | continued |  |

Doc. No.: 576591, Rev.: 1.2



| Signal Name         | Power Plane | During Reset <sup>2</sup> | Immediately<br>After Reset <sup>2</sup> | /S4/S5                            | Deep Sx |
|---------------------|-------------|---------------------------|-----------------------------------------|-----------------------------------|---------|
| HDA_SDI[1:0]        | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down                | OFF     |
| I2S/PCM Interface   |             |                           |                                         |                                   |         |
| I2S[5:0]_SCLK       | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down                | OFF     |
| I2S[5:0]_SFRM       | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down                | OFF     |
| I2S0_TXD            | Primary     | Internal Pull-down        | Driven Low                              | Low then disabled (refer to Note) | OFF     |
| I2S[5:1]_TXD        | Primary     | Driven Low                | Driven Low                              | Driven Low                        | OFF     |
| I2S[5:0]_RXD        | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down                | OFF     |
| I2S_MCLK1           | Primary     | Driven Low                | Driven Low                              | Driven Low                        | OFF     |
| I2S_MCLK2           | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down                | OFF     |
| DMIC Interface      |             |                           |                                         |                                   |         |
| DMIC_CLKA[1:0]      | Primary     | Driven Low                | Driven Low                              | Driven Low                        | OFF     |
| DMIC_CLKB[1:0]      | Primary     | Driven Low                | Driven Low                              | Driven Low                        | OFF     |
| DMIC_DATA[1:0]      | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down                | OFF     |
| SoundWire Interface | •           | •                         |                                         |                                   |         |
| SNDW_DATA[0:3]      | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down                | OFF     |
| SNDW_CLK[0:3]       | Primary     | Driven Low                | Driven Low                              | Driven Low                        | OFF     |
| Misc                | •           | •                         |                                         |                                   |         |
| SPKR                | Primary     | Internal Pull-down        | Driven Low                              | Low then disabled (refer to note) | OFF     |

Notes: 1. SPKR and I2SO\_TXD are also straps in which the pull-down only occurs during the sampling window and then the pull-ups are disabled.

<sup>2.</sup> Reset reference for primary well pins is RSMRST#.



## 12.0 Controller Link

The controller link is used to manage the wireless devices supporting Intel<sup>®</sup> Active Management Technology. Controller Link will transmit data at 60.0 Mbps on Controller Link Port. The Controller Link clock frequency is 30.0 MHz, MCLK will operate at 30.0 MHz.

# 12.1 Acronyms

| Acronyms | Description                 |  |
|----------|-----------------------------|--|
| CL       | Controller Link             |  |
| WLAN     | Wireless Local Area Network |  |

# 12.2 Signal Description

| Name    | Туре | Description                                                                                                                                |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------|
| CL_DATA | I/O  | <b>Controller Link Data:</b> Bi-directional data that connects to a Wireless LAN Device supporting Intel® Active Management Technology.    |
| CL_CLK  | I/O  | <b>Controller Link Clock</b> : Bi-directional clock that connects to a Wireless LAN Device supporting Intel® Active Management Technology. |
| CL_RST# | 0    | <b>Controller Link Reset:</b> Controller Link reset that connects to a Wireless LAN Device supporting Intel® Active Management Technology. |

# 12.3 Integrated Pull-Ups and Pull-Downs

| Signal  | Resistor Type | Value (Ohm) | Notes                 |
|---------|---------------|-------------|-----------------------|
| CL_DATA | Pull-up       | 31.25       | I/O Signal Planes and |
|         | Pull-down     | 100         | States on page 63     |
| CL_CLK  | Pull-up       | 31.25       | I/O Signal Planes and |
|         | Pull-down     | 100         | States on page 63     |

# 12.4 I/O Signal Planes and States

| Signal Name | Power Plane | During Reset <sup>3</sup> | Immediately<br>After Reset <sup>3</sup> | S3/S4/S5           | Deep Sx |
|-------------|-------------|---------------------------|-----------------------------------------|--------------------|---------|
| CL_DATA     | Primary     | Refer Notes               | Refer Notes                             | Internal Pull-down | Off     |
| CL_CLK      | Primary     | Refer Notes               | Refer Notes                             | Internal Pull-down | Off     |
| CL_RST#     | Primary     | Driven Low                | Driven High                             | Driven High        | Off     |

Notes: 1. The Controller Link clock and data buffers use internal Pull-up or Pull-down resistors to drive a logical 1 or 0.

- 2. The terminated state is when the I/O buffer Pull-down is enabled.
- 3. Reset reference for primary well pins is RSMRST#.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

63

Doc. No.: 576591, Rev.: 1.2



# 12.5 External CL\_RST# Pin Driven/Open-drained Mode Support

The WLAN has transitioned to 1.8V for external CL\_RST# pin, while PCH Controller Link I/O buffer still drives 3.3V on this pin. This creates voltage in-compatibility issue. In order to support either 1.8V or 3.3V on the device CL\_RST# pin, the PCH operates/controls the CL\_RST# pin as dual modes, which is determined by a Soft-strap bit:

- Driven mode: To drive "1" on this pin, Controller Link turn-on the output enable and output=1 to drive 3.3 V on this pin. This mode can only be enabled with older version of WLAN which is 3.3 V tolerant.
- 2. Open-drain mode: To drive "1", Controller Link turn-off the output-enable, and external (required) pull-up will pull the pin up to 1.8 V, which is compatible with WLAN voltage requirement.



#### 13.0 **Processor Sideband Signals**

The sideband signals are used for the communication between the processor and PCH.

#### 13.1 **Acronyms**

| Acronyms | Description                              |
|----------|------------------------------------------|
| PECI     | Platform Environmental Control Interface |

#### **Signal Description** 13.2

| Name            | Туре | Description                                                                    |
|-----------------|------|--------------------------------------------------------------------------------|
| PROCPWRGD       | 0    | Signal to the processor to indicate its primary power is good.                 |
| THRMTRIP#       | I    | Signal from the processor to indicate that a thermal overheating has occurred. |
| PECI            | I/O  | Single-wire serial bus for accessing processor digital thermometer             |
| CPU_GPO/GPP_E3  | I    | Thermal management signal                                                      |
| CPU_GP1 /GPP_E7 | I    | Thermal management signal                                                      |
| CPU_GP2/GPP_B3  | I    | Thermal management signal                                                      |
| CPU_GP3/GPP_B4  | I    | Thermal management signal                                                      |

#### **Integrated Pull-Ups and Pull-Downs** 13.3

None

#### I/O Signal Planes and States 13.4

| Signal Name                                                | Power Plane | During Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5 | Deep Sx |
|------------------------------------------------------------|-------------|---------------------------|--------------------------------------|----------|---------|
| PROCPWRGD                                                  | Primary     | Undriven                  | Driven High                          | OFF      | OFF     |
| THRMTRIP#                                                  | Primary     | Undriven                  | Undriven                             | OFF      | OFF     |
| PECI                                                       | Primary     | Undriven                  | Undriven                             | OFF      | OFF     |
| CPU_GP[3:0]                                                | Primary     | Undriven                  | Undriven                             | Undriven | OFF     |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                      |          |         |

Doc. No.: 576591, Rev.: 1.2



# 13.5 Functional Description

PROCPWRGD out to the processor indicates that the primary power is ramped up and stable. PROCPWRGD will be undriven by the PCH (high Z) when RSMRST# is asserted and driven high after RSMRST# is de-asserted.

If THRMTRIP# goes active, the processor is indicating an overheat condition, and the PCH will immediately transition to an S5 state. CPU\_GP can be used from external sensors for the thermal management.

PM\_SYNC is used to provide early warning to the processor that a global reset is in progress and that the memory contents should be saved and placed into self refresh.

PM\_DOWN is input to PCH indicates the processor wake up event.



# 14.0 Digital Display Signals

### 14.1 Acronyms

| Acronyms | Description            |  |
|----------|------------------------|--|
| eDP*     | embedded Display Port* |  |

# 14.2 Signal Description

Display is divided between processor and PCH. The processor houses memory interface, display planes, pipes, and digital display interfaces/ports while the PCH has transcoder and analog display interface or port.

The PCH integrates digital display side band signals AUX CH, DDC bus, and Hot-Plug Detect signals even though digital display interfaces are moved to processor. There are two pairs of AUX CH, DDC Clock/Data, and Hot-Plug Detect signals on the PCH that correspond to digital display interface/ports.

Auxiliary Channel (AUX CH) is a half-duplex bidirectional channel used for link management and device control. AUX CH is an AC coupled differential signal.

The DDC (Digital Display Channel) bus is used for communication between the host system and display. two pairs of DDC (DDC\_CLK and DDC\_DATA) signals exist on the PCH that correspond to two digital ports on the processor. DDC follows  $\rm I^2C$  protocol.

The Hot-Plug Detect (HPD) signal serves as an interrupt request for the sink device for DisplayPort\* and HDMI\*. It is a 3.3V tolerant signal pin on the PCH.

**Table 23.** Digital Display Signals

| Name                                                                             | Туре | Description                         |
|----------------------------------------------------------------------------------|------|-------------------------------------|
| DDSP_HPDA /<br>GPP_E14 / DISP_MISCA                                              | I    | Display Port A: HPD Hot-Plug Detect |
| DDSP_HPDB /<br>GPP_A18 / DISP_MISCB /<br>I2S4_RXD                                | I    | Display Port B:HPD Hot-Plug Detect  |
| DDSP_HPD1 /<br>GPP_A19 / DISP_MISC1 /<br>I2S5_SCLK                               | I    | Display Port C: HPD Hot-Plug Detect |
| DDSP_HPD2 /<br>GPP_A20 / DISP_MISC2 /<br>I2S5_SFRM                               | I    | Display Port D:HPD Hot-Plug Detect  |
| DDSP_HPD3 /<br>GPP_A14 / USB_OC1# /<br>DISP_MISC3 /<br>I2S3_RXD /<br>DMIC_CLK_B1 | I    | Display Port E:HPD Hot-Plug Detect  |
|                                                                                  |      | continued                           |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 67

October 2019 Doc. No.: 576591, Rev.: 1.2



| Name                                                               | Туре | Description                         |
|--------------------------------------------------------------------|------|-------------------------------------|
| DDSP_HPD4 /<br>GPP_A15 / USB_OC2# /<br>DISP_MISC4 /<br>I2S4_SCLK   | I    | Display Port F: HPD Hot-Plug Detect |
| DDPA_CTRLCLK /<br>GPP_E22 /<br>DNX_FORCE_RELOAD                    | I/O  | Display Port A: Control Clock.      |
| DDPA_CTRLDATA /<br>GPP_E23                                         | I/O  | Display Port A:Control Data.        |
| DDPB_CTRLCLK /<br>GPP_H16 / /<br>PCIE_LNK_DOWN                     | I/O  | Display Port B: Control Clock.      |
| DDPB_CTRLDATA /<br>GPP_H17                                         | I/O  | Display Port B:Control Data.        |
| DDP1_CTRLCLK /<br>GPP_E18 /<br>TBT_LSX0_TXD                        | I/O  | Display Port C: Control Clock.      |
| DDP1_CTRLDATA /<br>GPP_E19 /<br>TBT_LSX0_RXD                       | I/O  | Display Port C:Control Data.        |
| DDP2_CTRLCLK /<br>GPP_E20 /<br>TBT_LSX1_TXD                        | I/O  | Display Port D: Control Clock.      |
| DDP2_CTRLDATA /<br>GPP_E21 /<br>TBT_LSX1_RXD                       | I/O  | Display Port D:Control Data.        |
| DDP3_CTRLCLK / GPP_D9 / ISH_SPI_CS# / TBT_LSX2_TXD / GSPI2_CS0#    | I/O  | Display Port E:Control Clock.       |
| DDP3_CTRLDATA / GPP_D10 / ISH_SPI_CLK / TBT_LSX2_RXD / GSPI2_CLK   | I/O  | Display Port E: Control Data.       |
| DDP4_CTRLCLK / GPP_D11 / ISH_SPI_MISO / TBT_LSX3_TXD / GSPI2_MISO  | I/O  | Display Port F: Control Clock.      |
| DDP4_CTRLDATA / GPP_D12 / ISH_SPI_MOSI / TBT_LSX3_RXD / GSPI2_MOSI | I/O  | Display Port F:Control Data.        |



#### **Embedded DisplayPort\* (eDP\*) Backlight Control Signals** 14.3

#### Table 24. Embedded DisplayPort\* (eDP\*) Backlight Control Signals

| Name            | Ty<br>pe                                                                                                                                  | Description                                                                                                                          |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| eDP_VDDEN       | 0                                                                                                                                         | <b>eDP Panel power Enable</b> : Panel power control enable. This signal is used to control the VDC source of the panel logic.        |  |  |
| eDP_BKLTEN      | 0                                                                                                                                         | <b>eDP Backlight Enable</b> : Panel backlight enable control for eDP This signal is used to gate power into the backlight circuitry. |  |  |
| eDP_BKLTCT<br>L | eDP_BKLTCT O eDP Panel Backlight Brightness control: Panel brightness control for eDP. This signal is used as the PWM Clock input signal. |                                                                                                                                      |  |  |
| Note: eDP_VDD   | Note: eDP_VDDEN, eDP_BKLTEN, eDP_BKLTCTL can be left as no connect if eDP* is not used.                                                   |                                                                                                                                      |  |  |

#### 14.4 **Integrated Pull-Ups and Pull-Downs**

#### Table 25. **Integrated Pull-Ups and Pull-Downs**

| Signal        | Resistor Type | Value      | Notes                   |
|---------------|---------------|------------|-------------------------|
| DDPA_CTRLDATA | Pull-down     | 15-40 kohm | Refer to the note below |
| DDPB_CTRLDATA | Pull-down     | 15-40 kohm | Refer to the note below |
| DDP1_CTRLDATA | Pull-down     | 15-40 kohm | Refer to the note below |
| DDP2_CTRLDATA | Pull-down     | 15-40 kohm | Refer to the note below |
| DDP3_CTRLDATA | Pull-down     | 15-40 kohm | Refer to the note below |
| DDP4_CTRLDATA | Pull-down     | 15-40 kohm | Refer to the note below |

Note: The internal pull-up/pull-down is only applied during the strap sampling window (PCH\_PWROK) and is then disabled. Enabling can be done using a 2.2 kohm Pull-up resistor.

#### I/O Signal Planes and States 14.5

#### Table 26. I/O Signal Planes and States

| Signal Name   | Power<br>Plane | During<br>Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5               | Deep Sx   |
|---------------|----------------|------------------------------|--------------------------------------|------------------------|-----------|
| DDSP_HPDA     | Primary        | Undriven                     | Undriven                             | Undriven               | OFF       |
| DDSP_HPDB     | Primary        | Undriven                     | Undriven                             | Undriven               | OFF       |
| DDSP_HPD1     | Primary        | Undriven                     | Undriven                             | Undriven               | OFF       |
| DDSP_HPD2     | Primary        | Undriven                     | Undriven                             | Undriven               | OFF       |
| DDSP_HPD3     | Primary        | Undriven                     | Undriven                             | Undriven               | OFF       |
| DDSP_HPD4     | Primary        | Undriven                     | Undriven                             | Undriven               | OFF       |
| DDPA_CTRLCLK  | Primary        | Undriven                     | Undriven                             | Undriven               | OFF       |
| DDPA_CTRLDATA | Primary        | Internal Pull-<br>down       | Driven Low                           | Internal Pull-<br>down | OFF       |
| DDPB_CTRLCLK  | Primary        | Undriven                     | Undriven                             | Undriven               | OFF       |
|               |                |                              |                                      |                        | continued |

October 2019 Doc. No.: 576591, Rev.: 1.2



| Signal Name                                        | Power<br>Plane | During<br>Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5               | Deep Sx |
|----------------------------------------------------|----------------|------------------------------|--------------------------------------|------------------------|---------|
| DDPB_CTRLDATA                                      | Primary        | Internal Pull-<br>down       | Driven Low                           | Internal Pull-<br>down | OFF     |
| DDP1_CTRLCLK                                       | Primary        | Undriven                     | Undriven                             | Undriven               | OFF     |
| DDP1_CTRLDATA                                      | Primary        | Internal Pull-<br>down       | Driven Low                           | Internal Pull-<br>down | OFF     |
| DDP2_CTRLCLK                                       | Primary        | Undriven                     | Undriven                             | Undriven               | OFF     |
| DDP2_CTRLDATA                                      | Primary        | Internal Pull-<br>down       | Driven Low                           | Internal Pull-<br>down | OFF     |
| DDP3_CTRLCLK                                       | Primary        | Undriven                     | Undriven                             | Undriven               | OFF     |
| DDP3_CTRLDATA                                      | Primary        | Internal Pull-<br>down       | Driven Low                           | Internal Pull-<br>down | OFF     |
| DDP4_CTRLCLK                                       | Primary        | Undriven                     | Undriven                             | Undriven               | OFF     |
| DDP4_CTRLDATA                                      | Primary        | Internal Pull-<br>down       | Driven Low                           | Internal Pull-<br>down | OFF     |
| eDP_VDDEN                                          | Primary        | Driven Low                   | Driven Low                           | Driven Low             | OFF     |
| eDP_BKLTEN                                         | Primary        | Driven Low                   | Driven Low                           | Driven Low             | OFF     |
| eDP_BKLTCTL                                        | Primary        | Driven Low                   | Driven Low                           | Driven Low             | OFF     |
| Notes 1. Book information for maintain in DCMDCT!! |                |                              |                                      |                        |         |

Note: 1. Reset reference for primary well pins is RSMRST#.



#### **Enhanced Serial Peripheral Interface eSPI 15.0**

The PCH provides the Enhanced Serial Peripheral Interface (eSPI) to support connection of an EC (typically used in mobile platform) or an SIO (typically used in desktop platform) to the platform. Below are the key features of the interface:

- 1.8V support only
- Support for Master Attached Flash and Slave Attached Flash.
- Support for up to 50 MHz (configured by soft straps)
- Up to quad mode support
- Support for PECI over eSPI
- Support for Multiple OOB Master (dedicated OOB channel for different OOB masters in the PCH such as PMC and ME)
- Transmitting RTC time/date to the slave device upon request
- In-band messages for communication between the PCH and slave device to eliminate side-band signals
- Real time SPI flash sharing, allowing real time operational access by the PCH and slave device.

#### 15.1 **Acronyms**

| Acronyms | Description                                      |
|----------|--------------------------------------------------|
| EC       | Embedded Controller                              |
| MAFCC    | Master Attached Flash Channel Controller (MAFCC) |
| ООВ      | Out-of-Band                                      |
| TAR      | Turn-around cycle                                |

#### 15.2 References

| Specification                                              | Location                                                                  |  |
|------------------------------------------------------------|---------------------------------------------------------------------------|--|
| Enhanced Serial Peripheral Interface (eSPI) Specifications | https://downloadcenter.intel.com/Detail_Desc.aspx?<br>agr=Y&DwnldID=22112 |  |
| eSPI Compatibility Specification                           | CCL# 562633                                                               |  |

Doc. No.: 576591, Rev.: 1.2



# 15.3 Signal Description

| Name               | Туре | Description                                                                                                       |
|--------------------|------|-------------------------------------------------------------------------------------------------------------------|
| ESPI_IOO/GPP_A0    | I/O  | <b>eSPI Data Signal 0:</b> Bi-directional pin used to transfer data between the PCH and eSPI slave device.        |
| ESPI_IO1/GPP_A1    | I/O  | <b>eSPI Data Signal 1:</b> Bi-directional pin used to transfer data between the PCH and eSPI slave device         |
| ESPI_IO2/GPP_A2    | I/O  | <b>eSPI Data Signal 2:</b> Bi-directional pin used to transfer data between the PCH and eSPI slave device         |
| ESPI_IO3/GPP_A3    | I/O  | <b>eSPI Data Signal 3:</b> Bi-directional pin used to transfer data between the PCH and eSPI slave device         |
| ESPI_CS#/GPP_A4    | 0    | eSPI Chip Select <h nda=""><h pub=""> 0: Driving CS# signal low to select eSPI slave for the transaction.</h></h> |
| ESPI_CLK/GPP_A5    | 0    | eSPI Clock: eSPI clock output from the PCH to slave device.                                                       |
| ESPI_RESET#/GPP_A6 | 0    | eSPI Reset: Reset signal from the PCH to eSPI slave.                                                              |

# 15.4 Integrated Pull-Ups and Pull-Downs

| Signal       | Resistor Type | Value       | Notes |
|--------------|---------------|-------------|-------|
| ESPI_IO[3:0] | Pull-up       | 20K +/- 30% |       |
| ESPI_CLK     | Pull-down     | 20K +/- 30% |       |
| ESPI_ CS #   | Pull-up       | 20K +/- 30% |       |

# 15.5 I/O Signal Planes and States

| Signal Name                                             | Power Plane | During Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5         | Deep Sx |  |
|---------------------------------------------------------|-------------|---------------------------|--------------------------------------|------------------|---------|--|
| ESPI_IO [3:0]                                           | Primary     | Internal Pull-up          | Internal Pull-up                     | Internal Pull-up | Off     |  |
| ESPI_CLK                                                | Primary     | Internal Pull- down       | Driven Low                           | Driven Low       | Off     |  |
| ESPI_ CS #                                              | Primary     | Internal Pull-up          | Driven High                          | Driven High      | Off     |  |
| ESPI_RESET#                                             | Primary     | Driven Low                | Driven High                          | Driven High      | Off     |  |
| Note: Reset reference for primary well pins is RSMRST#. |             |                           |                                      |                  |         |  |

# **15.6** Functional Description

This section provides the following information:

- Operating Frequency
- Protocols
- WAIT States from eSPI Slave
- In-Band Link Reset
- Slave Discovery
- Flash Sharing Mode
- PECI Over eSPI



- Multiple OOB Master
- Channels and Supported Transactions

# 15.6.1 Operating Frequency

The eSPI controller supports 20 MHz, 25 MHz, 33 MHz, and 50 MHz. A slave device can support frequencies lower than the recommended maximum frequency (50 MHz). In addition, the slave device must support a minimum frequency of 20 MHz for default (reset) communication between the Master and Slave device.

### 15.6.2 Protocols

Below is an overview of the basic eSPI protocol. Refer to the latest eSPI Specification and corresponding platform eSPI Compatibility Specification for more details (Refer **Section 16.2**).

#### Figure 5. Basic eSPI Protocol



An eSPI transaction consists of a Command phase driven by the master, a turn-around phase (TAR), and a Response phase driven by the slave.

A transaction is initiated by the PCH through the assertion of CS#, starting the clock and driving the command onto the data bus. The clock remains toggling until the complete response phase has been received from the slave.

The serial clock must be low at the assertion edge of the CS# while ESPI\_RESET# has been de-asserted. The first data is driven out from the PCH while the serial clock is still low and sampled on the rising edge of the clock by the slave. Subsequent data is driven on the falling edge of the clock from the PCH and sampled on the rising edge of the clock by the slave. Data from the slave is driven out on the falling edge of the clock and is sampled on a falling edge of the clock by the PCH.

All transactions on eSPI are in multiple of 8 bits (one byte).

### 15.6.3 WAIT States from eSPI Slave

There are situations when the slave cannot predict the length of the command packet from the master (PCH). For non-posted transactions, the slave is allowed to respond with a limited number of WAIT states.

A WAIT state is a 1-byte response code. They must be the first set of response byte from the slave after the TAR cycles.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

73



#### 15.6.4 In-Band Link Reset

In case the eSPI link may end up in an undefined state (for example when a CRC error is received from the slave in a response to a Set\_Configuration command), the PCH issues an In-Band Reset command that resets the eSPI link to the default configuration. This allows the controller to re-initialize the link and reconfigure the slave.

### 15.6.5 Slave Discovery

The PCH eSPI interface is enabled using a hard pin strap. If this strap is asserted (high) at RSMRST# de-assertion, the eSPI controller is enabled and assumes that a slave is connected to the interface. The controller does not perform any other discovery to confirm the presence of the slave connection.

If the ESPI\_EN HW strap is de-asserted (low), the eSPI controller will gate all its clocks and put itself to sleep.

### 15.6.6 Flash Sharing Mode

eSPI supports both Master and Slave Attached Flash sharing (abbreviated in this as MAFS and SAFS, respectively). The Flash sharing mode selected for a specific platform is dependent on strap settings.

In order for SAFS to work, the Slave must support the Flash Access channel.

#### 15.6.7 PECI Over eSPI

When PECI Over eSPI is enabled, the eSPI device (i.e. EC) can access the processor PECI interface via eSPI controller, instead of the physical PECI pin. The support can improve the PECI responsiveness, and reduce PECI pins.

The PECI bus may be connected to the PCH via either the legacy PECI pin or the eSPI interface. The operation via legacy PECI pin or over eSPI is selected via a soft strap and only one or the other is enabled in a given platform.

PECI over eSPI is not supported in Sx state. EC/BMC is not allowed to send the PECI command to eSPI in Sx states. More specifically, EC can only send PECI requests after VW PLT RST# de-assertion.

In S0ix, upon receiving a PECI command, the PMC will wake up the CPU from Cx and respond back once the data is available from CPU.

### 15.6.8 Multiple OOB Master

PCHs typically have multiple embedded processors (ME, PMC, ISH, etc.). From an eSPI perspective, these are all classified as Out-of-Band (OOB) processors (as distinct from the Host processor). Since any of these OOB processors may need to communicate with the embedded controller on the platform (example, EC. BMC), the eSPI controller implements dedicated OOB channel for each OOB processors including PMC and ME to improve the interface performance and potentially enable new usage models.

October 2019

Doc. No.: 576591, Rev.: 1.2



#### 15.6.9 **Channels and Supported Transactions**

An eSPI channel provides a means to allow multiple independent flows of traffic to share the same physical bus. Refer to the eSPI specification for more detail.

Each of the channels has its dedicated resources such as queue and flow control. There is no ordering requirement between traffic from different channels.

The number of types of channels supported by a particular eSPI slave is discovered through the GET CONFIGURATION command issued by the PCH to the eSPI slave during initialization.

Table below summarizes the eSPI channels and supported transactions.

#### Table 27. **eSPI Channels and Supported Transactions**

| CH # | Channel             | Posted Cycles Supported   | Non-Posted Cycles Supported |
|------|---------------------|---------------------------|-----------------------------|
| 0    | Peripheral          | Memory Write, Completions | Memory Read, I/O Read/Write |
| 1    | Virtual Wire        | Virtual Wire GET/PUT      | N/A                         |
| 2    | Out-of-Band Message | SMBus Packet GET/PUT      | N/A                         |
| 3    | Flash Access        | N/A                       | Flash Read, Write, Erase    |
| N/A  | General             | Register Accesses         | N/A                         |

#### Peripheral Channel (Channel 0) Overview

The Peripheral channel performs the following Functions:

- Target for PCI Device D31:F0: The eSPI controller duplicates the legacy LPC PCI Configuration space registers. These registers are mostly accessed via the BIOS, though some are accessed via the OS as well.
- Tunnel all Host to eSPI slave (EC/SIO) debug device accesses: these are the accesses that used to go over the LPC bus. These include various programmable and fixed I/O ranges as well as programmable Memory ranges. The programmable ranges and their enables reside in the PCI Configuration space.
- Tunnel all accesses from the eSPI slave to the Host. These include Memory Reads and Writes.

### Virtual Wire Channel (Channel 1) Overview

The Virtual Wire channel uses a standard message format to communicate several types of signals between the components on the platform.

- Sideband and GPIO Pins: System events and other dedicated signals between the PCH and eSPI slave. These signals are tunneled between the 2 components over eSPI.
- Serial IRQ Interrupts: Interrupts are tunneled from the eSPI slave to the PCH. Both edge and triggered interrupts are supported.
- eSPI Virtual Wires (VW)

Table below summarizes the PCH virtual wires in eSPI mode.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 



#### Table 28. eSPI Virtual Wires (VW)

| Virtual Wire                                       | PCH Pin Direction | Reset Control | Pin Retained in PCH<br>(For Use by Other<br>Components) |
|----------------------------------------------------|-------------------|---------------|---------------------------------------------------------|
| SUS_STAT#                                          | Output            | ESPI_RESET#   | No                                                      |
| SUSWARN#                                           | Output            | ESPI_RESET#   | No                                                      |
| SUS_ACK                                            | Input             | ESPI_RESET#   | No                                                      |
| SUSPWRDNACK                                        | Output            | ESPI_RESET#   | No                                                      |
| PLTRST#                                            | Output            | ESPI_RESET#   | Yes                                                     |
| PME# (eSPI Peripheral PME)                         | Input             | ESPI_RESET#   | N/A                                                     |
| WAKE#                                              | Input             | ESPI_RESET#   | No                                                      |
| SMI#                                               | Input             | PLTRST#       | N/A                                                     |
| SCI#                                               | Input             | PLTRST#       | N/A                                                     |
| RCIN#                                              | Input             | PLTRST#       | No                                                      |
| SLP_A#                                             | Output            | ESPI_RESET#   | Yes                                                     |
| SLP_S3#/SLP_S4#/<br>SLP_S5#/SLP_LAN#/<br>SLP_WLAN# | Output            | DSW_PWROK     | Yes                                                     |
| SLAVE_BOOT_LOAD_DONE                               | Input             | ESPI_RESET#   | N/A                                                     |
| SLAVE_BOOT_LOAD_STATU<br>S                         | Input             | ESPI_RESET#   | N/A                                                     |
| HOST_RST_WARN                                      | Output            | PLTRST#       | N/A                                                     |
| HOST_RST_ACK                                       | Input             | PLTRST#       | N/A                                                     |
| OOB_RST_WARN                                       | Output            | ESPI_RESET#   | N/A                                                     |
| OOB_RST_ACK                                        | Input             | ESPI_RESET#   | N/A                                                     |
| HOST_C10                                           | Output            | PLTRST#       | N/A                                                     |
| ERROR_NONFATAL                                     | Input             | ESPI_RESET#   | N/A                                                     |
| ERROR_FATAL                                        | Input             | ESPI_RESET#   | N/A                                                     |

# Interrupt Events

eSPI supports both level and edge-triggered interrupts. Refer to the eSPI Specification for details on the theory of operation for interrupts over eSPI.

The PCH eSPI controller will issue a message to the PCH interrupt controller when it receives an IRQ group in its VW packet, indicating a state change for that IRQ line number.

The eSPI slave can send multiple VW IRQ index groups in a single eSPI packet, up to the Operating Maximum VW Count programmed in its Virtual Wire Capabilities and Configuration Channel.

The eSPI controller acts only as a transport for all interrupt events generated from the slave. It does not maintain interrupt state, polarity or enable for any of the interrupt events.

October 2019

Doc. No.: 576591, Rev.: 1.2

#### **Out-of-Band Channel (Channel 2) Overview**

The Out-of-Band channel performs the following Functions:



- Tunnel MCTP Packets between the Intel<sup>®</sup> CSME and eSPI slave device: The Intel<sup>®</sup> ME communicates MCTP messages to/from the device by embedding those packets over the eSPI protocol. This eliminates the SMBus connection between the PCH and the slave device which was used to communicate the MCTP messages in prior PCH generations. The eSPI controller simply acts as a message transport and forwards the packets between the Intel ME and eSPI device.
- Tunnel PCH Temperature Data to the eSPI slave: The eSPI controller stores the PCH temperature data internally and sends it to the slave using a posted OOB message when a request is made to a specific destination address.
- Tunnel PCH RTC Time and Date Bytes to the eSPI slave: the eSPI controller captures this data internally at periodic intervals from the PCH RTC controller and sends it to the slave device using a posted OOB message when a request is made to a specific destination address.

### • PCH Temperature Data Over eSPI OOB Channel

eSPI controller supports the transmitting of PCH thermal data to the eSPI slave. The thermal data consists of 1 byte of PCH temperature data that is transmitted periodically ( $\sim$ 1 ms) from the thermal sensor unit.

The packet formats for the temperature request from the eSPI slave and the PCH response back are shown in the two figures below.

Figure 6. eSPI Slave Request to PCH for PCH Temperature

| ı      | eSPI Slave to PCH: Request for PCH Temperature   |                                                      |         |          |          |          |         |    |  |
|--------|--------------------------------------------------|------------------------------------------------------|---------|----------|----------|----------|---------|----|--|
| Byte # | 7                                                | 6                                                    | 5       | 4        | 3        | 2        | 1       | 0  |  |
| 0      |                                                  |                                                      | eSPI Cy | cle Type | e: 00B N | Vlessage | e = 21h |    |  |
| 1      | Tag[3:0] Length[11:8] = 0h                       |                                                      |         |          |          |          |         | )h |  |
| 2      | Length[7:0] = 04h                                |                                                      |         |          |          |          |         |    |  |
| 3      | Destina                                          | Destination Slave Addr. = 02h (PCH OOB HW Handler) 0 |         |          |          |          |         |    |  |
| 4      |                                                  | Command Code = 01h (Get_PCH_Temp)                    |         |          |          |          |         |    |  |
| 5      | Byte Count = 01h                                 |                                                      |         |          |          |          |         |    |  |
| 6      | Source Slave Address = 0Fh (eSPI Slave 0 [EC]) 1 |                                                      |         |          |          |          |         |    |  |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential



Figure 7. PCH Response to eSPI Slave with PCH Temperature

|        | PCH to eSPI Slave: Response with PCH Temperature |                                   |          |          |           |           |          |    |  |
|--------|--------------------------------------------------|-----------------------------------|----------|----------|-----------|-----------|----------|----|--|
| Byte # | 7                                                | 6                                 | 5        | 4        | 3         | 2         | 1        | 0  |  |
| 0      |                                                  |                                   | eSPI Cy  | de Typ   | e: OOB N  | Лessage   | = 21h    |    |  |
| 1      |                                                  | Tag[3:0                           | ]        |          |           | Length    | [11:8] = | 0h |  |
| 2      | Length[7:0] = 05h                                |                                   |          |          |           |           |          |    |  |
| 3      | Destina                                          | ation Sla                         | ive Addi | r. = 0Fh | (eSPI Sla | ive 0 [E0 | C])      | 0  |  |
| 4      |                                                  | Command Code = 01h (Get_PCH_Temp) |          |          |           |           |          |    |  |
| 5      | Byte Count = 02h                                 |                                   |          |          |           |           |          |    |  |
| 6      | Source Slave Addr. = 02h (PCH OOB HW Handler) 1  |                                   |          |          |           |           |          | 1  |  |
| 7      |                                                  |                                   | PCH Te   | mperati  | ure Data  | [7:0]     |          |    |  |
|        |                                                  |                                   |          | •        |           |           |          |    |  |

#### PCH RTC Time/Date to EC Over eSPI OOB Channel

The PCH eSPI controller supports the transmitting of PCH RTC time/date to the eSPI slave. This allows the eSPI slave to synchronize with the PCH RTC system time. Moreover, using the OOB message channel allows reading of the internal time when the system is in Sx states.

The RTC time consists of 7 bytes: seconds, minutes, hours, day of week, day of month, month and year. The controller provides all the time/date bytes together in a single OOB message packet. This avoids the boundary condition of possible roll over on the RTC time bytes if each of the hours, minutes, and seconds bytes is read separately.

The packet formats for the RTC time/date request from the eSPI slave and the PCH response back to the device are shown in the two figures below.

Figure 8. eSPI Slave Request to PCH for PCH RTC Time

| eSPI Slave to PCH: Request for PCH RTC Time |                                                      |                                    |           |          |         |       |   |    |  |  |
|---------------------------------------------|------------------------------------------------------|------------------------------------|-----------|----------|---------|-------|---|----|--|--|
| Byte #                                      | 7                                                    | 6                                  | 5         | 4        | 3       | 2     | 1 | 0  |  |  |
| 0                                           |                                                      | eSPI Cycle Type: OOB Message = 21h |           |          |         |       |   |    |  |  |
| 1                                           | Tag[3:0] Length[11:8] = 0h                           |                                    |           |          |         |       |   | 0h |  |  |
| 2                                           | Length[7:0] = 04h                                    |                                    |           |          |         |       |   |    |  |  |
| 3                                           | Destination Slave Addr. = 02h (PCH OOB HW Handler) 0 |                                    |           |          |         |       |   |    |  |  |
| 4                                           | Command Code = 02h (Get_PCH_RTC_Time)                |                                    |           |          |         |       |   |    |  |  |
| 5                                           | Byte Count = 01h                                     |                                    |           |          |         |       |   |    |  |  |
| 6                                           | Source                                               | Slave A                            | ddr. = 01 | Fh (eSPI | Slave 0 | [EC]) |   | 1  |  |  |
|                                             |                                                      | •                                  |           |          |         |       |   |    |  |  |

October 2019

Doc. No.: 576591, Rev.: 1.2



Figure 9. PCH Response to eSPI Slave with RTC Time

|        | PCH to eSPI Slave: Response with PCH RTC Time |                 |           |            |           |         |          |    |  |  |  |  |
|--------|-----------------------------------------------|-----------------|-----------|------------|-----------|---------|----------|----|--|--|--|--|
| Byte # | 7                                             | 7 6 5 4 3 2 1 0 |           |            |           |         |          |    |  |  |  |  |
| 0      |                                               |                 | eSPI Cy   | cle Type   | e: OOB N  | Message | e = 21h  |    |  |  |  |  |
| 1      |                                               | Tag[3:0         | )]        |            |           | Length  | [11:8] = | 0h |  |  |  |  |
| 2      |                                               |                 |           | Length     | [7:0] = 0 | Ch      |          |    |  |  |  |  |
| 3      | Destina                                       | ation Sla       | ave Addı  | r. = 0Fh ( | eSPI Sla  | ve 0 [E | C])      | 0  |  |  |  |  |
| 4      |                                               | Comma           | and Cod   | e = 02h (  | Get_PC    | H_RTC_  | Time)    |    |  |  |  |  |
| 5      | Byte Count = 09h                              |                 |           |            |           |         |          |    |  |  |  |  |
| 6      | Source                                        | Slave A         | ddr. = 02 | 2h (PCH    | OOB HV    | V Handl | er)      | 1  |  |  |  |  |
| 7      |                                               |                 | Reserve   | ed         |           | DM      | HF       | DS |  |  |  |  |
| 8      |                                               |                 |           | RTC Tin    | ne: Seco  | nds     | •        | •  |  |  |  |  |
| 9      |                                               |                 |           | RTC Tin    | ne: Minu  | ıtes    |          |    |  |  |  |  |
| 10     |                                               |                 |           | RTC Tin    | ne: Hour  | 'S      |          |    |  |  |  |  |
| 11     | RTC Time: Day of Week                         |                 |           |            |           |         |          |    |  |  |  |  |
| 12     | RTC Time: Day of Month                        |                 |           |            |           |         |          |    |  |  |  |  |
| 13     |                                               |                 |           | RTC Tin    | ne: Mon   | th      |          |    |  |  |  |  |
| 14     |                                               |                 |           | RTC Tin    | ne: Year  |         |          |    |  |  |  |  |

### **NOTES**

- 1. DS: Daylight Savings. A 1 indicates that Daylight Saving has been comprehended in the RTC time bytes. A 0 indicates that the RTC time bytes do not comprehend the Daylight Savings.
- 2. HF: Hour Format. A 1 indicates that the Hours byte is in the 24-hr format. A 0 indicates that the Hours byte is in the 12-hr format. In 12-hr format, the seventh bit represents AM when it is a 0 and PM when it is a 1.
- 3. DM: Data Mode. A 1 indicates that the time byte are specified in binary. A 0 indicates that the time bytes are in the Binary Coded Decimal (BCD) format.

#### Flash Access Channel (Channel 3) Overview

The Master Attached Flash Channel controller (MAFCC) tunnels flash accesses from eSPI slave to the PCH flash controller. The MAFCC simply provides Flash Cycle Type, Address, Length, Payload (for writes) to the flash controller. The flash controller is responsible for all the low level flash operations to perform the requested command and provides a return data/status back to the MAFCC, which then tunnels it back to the eSPI slave in a separate completion packet.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



#### Master Attached Flash Channel Controller (MAFCC) Flash Operations and Addressing

The EC is allocated a dedicated region within the eSPI Master-Attached flash device. The EC has default read, write, and erase access to this region.

The EC can also access any other flash region as permitted by the Flash Descriptor settings. As such, the EC uses linear addresses, valid up to the maximum supported flash size, to access the flash.

The MAFCC supports flash read, write, and erase operations only.

#### Slave Attached Flash Channel Controller (SAFCC) Flash Operation and Addressing

The PCH is allocated dedicated regions (for each of the supported masters) within the eSPI slave-attached flash devices. The PCH has read, write, and erase access to these regions, as well as any other regions that maybe permitted by the region protections set in the Flash Descriptor.

The Slave will optionally performs additional checking on the PCH provided address. In case of an error due to incorrect address or any other issues it will synthesize an unsuccessful completion back to the eSPI Master.

The SAFCC supports Flash Read, Write and Erase operations. It also supports Read SFDP and Read JEDEC ID commands as specified in the eSPI Specification for Server platforms.



# 16.0 General Purpose Input and Output

The PCH General Purpose Input/Output (GPIO) signals are grouped into multiple groups (such as GPP\_A, GPP\_B, and so on) and are powered by either the PCH Primary well or Deep Sleep well.

The high level features of GPIO:

- Per-pad configurable 3.3V or 1.8V voltage, except for GPD groups (3.3V only), GPP\_S (1.8V only), and GPP\_R (per-group 3.3V or 1.8V)
- Configurable as an GPIO input, GPIO output, or native function signal.
- Configurable GPIO pad ownership by host, ME, or ISH.
- SCI (GPE) and IOAPIC interrupt capable on all GPIOs
- NMI and SMI capability capable (on selected GPIOs).
- PWM, Serial Blink capable (on selected GPIOs).
- Programmable hardware debouncer (on GPD3/PWRBTN# pin)

### 16.1 Acronyms

| Acronyms | Description                            |
|----------|----------------------------------------|
| GPI      | General Purpose Input                  |
| GPO      | General Purpose Output                 |
| GPP      | General Purpose I/O in Primary Well    |
| GPD      | General Purpose I/O in Deep Sleep Well |

# **16.2** Signal Description

For GPIO pin implementation including multiplexed native functions, default values, signal states, and other characteristics, refer to the GPIO Implementation Summary spreadsheet released separately as CCL # 607038.

# **16.3** Functional Description

The Functional Description includes the following topics:

- Configurable GPIO Voltage
- GPIO Buffer Impedance Compensation
- Interrupt / IRQ via GPIO Requirement
- Programmable Hardware Debouncer
- Integrated Pull-ups and Pull-downs
- SCI / SMI# and NMI

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

81



- Timed GPIO (TIME SYNC)
- GPIO Blink (BK) and Serial Blink (SBK)
- GPIO Ownership
- Native Function and TERM Bit Setting

### 16.3.1 Configurable GPIO Voltage

Except for all pads in GPIO S, GPIO R, and GPD groups, all other GPIO groups support per-pad configurable voltage, which allows control selection of 1.8V or 3.3V for each pad. The configuration is done via soft straps.

Before soft straps are loaded, the default voltage of each pin depends on its default as input or output.

- Input: 1.8V level with 3.3V tolerant.
- Output: the pin drives 3.3V via a ~20K pull-up. With this, any 1.8V device must be capable of taking 20K pull-up to 3.3V.

#### **WARNING**

GPIO pad voltage configuration must be set correctly depending on device connected to it; otherwise, damage to the PCH or the device may occur.

#### **NOTES**

- 1. GPIO S group supports 1.8 V only.
- 2. GPIO R group supports per-group voltage configuration (3.3 V or 1.8 V) only.
- 3. GPD group supports 3.3 V only.

### 16.3.2 **GPIO Buffer Impedance Compensation**

All GPIO buffers require impedance compensation for 1.8V and 3.3V operation. The impedance compensation is done via the GPP\_RCOMP signal, which requires a precision pull down resistor of 200 Ohm (1%) to GND. Without proper impedance compensation, the GPIO buffers, including the muxed native functions, may not operate as expected.

### 16.3.3 Interrupt / IRQ via GPIO Requirement

A GPIO, as an input, can be used to generate an interrupt/IRQ to the PCH. In this case, it is required that the pulse width on the GPIO must be at least four us for the PCH to recognize the interrupt.

### 16.3.4 Programmable Hardware Debouncer

Hardware debounce capability is supported on GPD3/PWRBTN# pad. The capability can be used to filter signal from switches and buttons if needed.

The period can be programmed from 8 to 32768 times of the RTC clock by programming the Pad Configuration DW2 register. At 32 kHz RTC clock, the debounce period is 244us to 1s.

October 2019

Doc. No.: 576591, Rev.: 1.2



#### 16.3.5 **Integrated Pull-ups and Pull-downs**

All GPIOs have programmable internal pull-up/pull-down resistors which are off by default. The internal pull-up/pull-down for each GPIO can be enabled by BIOS programming the corresponding PAD\_CFG\_DW1 register. Refer to Volume 2 (Register Information) for more details.

#### 16.3.6 SCI / SMI# and NMI

SCI capability is available on all GPIOs, while SMI and NMI capability is available on only select GPIOs.

Below are the PCH GPIOs that can be routed to generate SMI# or NMI:

- GPP B14, GPP B20, GPP B23
- GPP C[23:22]
- GPP\_D[4:0]
- GPP\_E[8:0], GPP\_E[16:13]

#### 16.3.7 **Timed GPIO**

The PCH supports two Timed GPIOs as native function (TIME SYNC) that is muxed on GPIO pins. The intent usage of the Timed GPIO function is for time synchronization purpose.

Timed GPIO can be an input or an output.

- As an input, a GPIO input event triggers the HW to capture the PCH Always Running Timer (ART) time in the Time Capture register. The GPIO input event must be asserted for at least two crystal oscillator clocks period in order for the event to be recognized.
- As an output, a match between the ART time and the software programmed time value triggers the HW to generate a GPIO output event and capture the ART time in the Time Capture register. If periodic mode is enabled, HW generates the periodic GPIO events based on the programmed interval. The GPIO output event is asserted by HW for at least two crystal oscillator clocks period.

#### NOTE

TIME SYNC can be set as input when both Direction (DIR) bit and Enable (EN) bit in Timed GPIO Control Register are set to 1 (see Vol2 for the register info). When EN bit is set to 0, TIME SYNC will default to output low regardless of DIR bit setting.

Timed GPIO supports event counter. When Timed GPIO is configured as input, event counter increments by one for every input event triggered. When Timed GPIO is configured as output, event counter increments by one for every output event generated. The event counter provides the correlation to associate the Timed GPIO event (the nth event) with the captured ART time. The event counter value is captured when a read to the Time Capture Value register occurs.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



#### NOTE

When Timed GPIO is enabled, the crystal oscillator will not be shut down as crystal clock is needed for the Timed GPIO operation. As a result, SLP\_SO# will not be asserted. This has implication to platform power (such as IDLE or SOix power). Software should only enable Timed GPIO when needed and disable it when Timed GPIO functionality is not required.

### 16.3.8 GPIO Blink (BK) and Serial Blink (SBK)

Certain GPIOs are capable of supporting blink and serial blink, indicated as BK and SBK respectively in the GPIO Signals table above. The BK and SBK are implemented as native functions muxed on the selected GPIOs. To enable BK or SBK on a GPIO having the capability, BIOS needs to select the assigned native function for BK or SBK on the GPIO.

### 16.3.9 **GPIO Ownership**

Any PCH GPIO can be owned either by the host or the Intel<sup>®</sup> ME. The designer can select GPIOs that are required by a ME feature using the ME FIT tool (available with Intel<sup>®</sup> ME FW releases). When selected and controlled by the ME, those GPIOs cannot be used by the host anymore.

### 16.3.10 Native Function and TERM Bit Setting

Certain native function signals that are muxed onto GPIO pins support dynamic termination override, which allows the native controller to dynamically control the integrated pull-up / pull-down resistors on the signals. For those native function signals, when used, software must program the TERM bit field in the corresponding GPIO's Pad Configuration DW1 to 1111b. Refer to Volume 2 for information on the PAD configuration DW1 register and the TERM bit field. The table below shows the native function signals that support dynamic termination override:

### Table 29. Native Function Signals Supporting Dynamic Termination Override

| Native Function             | Signal With Dynamic Termination Override                                                                    |
|-----------------------------|-------------------------------------------------------------------------------------------------------------|
| Intel <sup>®</sup> HD Audio | HDA_SDI[0:1], HDA_SDO, HDA_SYNC, I2S[5:0]_SCLK, I2S[5:0]_SFRM, I2S[5:0]_RXD, DMIC_DATA[1:0], SNDW[3:0]_DATA |
| SPI1                        | SPI1_MOSI, SPI1_MISO, SPI1_IO[3:2]                                                                          |
| Touch Host Controller (THC) | THC0_SPI1_IO[3:0], THC0_SPI2_IO[3:0] THC1_SPI2_IO[3:0]                                                      |



# 17.0 Intel<sup>®</sup> Serial I/O Inter-Integrated Circuit (I<sup>2</sup>C) Controllers

The PCH implements six  $I^2C$  controllers for six independent  $I^2C$  interfaces, I2C0-I2C5. Each interface is a two-wire serial interface consisting of a serial data line (SDA) and a serial clock (SCL).

I2C4 and I2C5 only implement the I<sup>2</sup>C host controllers and do not incorporate a DMA controller. Therefore, I2C4 and I2C5 are restricted to operate in PIO mode only.

The I<sup>2</sup>C interfaces support the following features:

- Speed: standard mode (up to 100 Kb/s), fast mode (up to 400 Kb/s), fast mode plus (up to 1 MB/s) and High speed mode (up to 3.2 Mb/s).
- 1.8 V or 3.3 V support (depending on the voltage supplied to the I<sup>2</sup>C signal group)
- Master I<sup>2</sup>C operation only
- 7-bit or 10-bit addressing
- 7-bit or 10-bit combined format transfers
- · Bulk transmit mode
- Ignoring CBUS addresses (an older ancestor of I<sup>2</sup>C used to share the I<sup>2</sup>C bus)
- Interrupt or polled-mode operation
- Bit and byte waiting at all bus speed
- Component parameters for configurable software driver support
- Programmable SDA hold time (tHD; DAT)
- DMA support with 64-byte DMA FIFO per channel (up to 32-byte burst)
- 64-byte Tx FIFO and 64-byte Rx FIFO
- SW controlled serial data line (SDA) and serial clock (SCL)

### **NOTES**

- The controllers must only be programmed to operate in master mode only. I<sup>2</sup>C slave mode is not supported.
- 2. I<sup>2</sup>C multi masters is not supported.
- 3. Simultaneous configuration of Fast Mode and Fast Mode Plus/High speed mode is not supported.
- 4. I<sup>2</sup>C General Call is not supported.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

85

Doc. No.: 576591, Rev.: 1.2



# 17.1 Acronyms

| Acronyms         | Description              |
|------------------|--------------------------|
| I <sup>2</sup> C | Inter-Integrated Circuit |
| PIO              | Programmed Input/Output  |
| SCL              | Serial Clock Line        |
| SDA              | Serial Data Line         |

### 17.2 References

| Specification                        | Location                                      |
|--------------------------------------|-----------------------------------------------|
| The I2C Bus Specification, Version 5 | www.nxp.com/documents/user_manual/UM10204.pdf |

# 17.3 Signal Description

| Name                                    | Туре | Description                                                                                                       |
|-----------------------------------------|------|-------------------------------------------------------------------------------------------------------------------|
| <b>12C0_SDA</b> / GPP_C16               | I/OD | I <sup>2</sup> C Link 0 Serial Data Line External Pull-up resistor may be required depending on Bus Capacitance.  |
| I2CO_SCL/ GPP_C17                       | I/OD | I <sup>2</sup> C Link 0 Serial Clock Line External Pull-up resistor may be required depending on Bus Capacitance. |
| <b>I2C1_SDA</b> / GPP_C18               | I/OD | I <sup>2</sup> C Link 1 Serial Data Line External Pull-up resistor may be required depending on Bus Capacitance.  |
| I2C1_SCL/ GPP_C19                       | I/OD | I <sup>2</sup> C Link 1 Serial Clock Line External Pull-up resistor may be required depending on Bus Capacitance. |
| I2C2_SDA/ GPP_H4                        | I/OD | I <sup>2</sup> C Link 2 Serial Data Line External Pull-up resistor may be required depending on Bus Capacitance.  |
| I2C2_SCL/ GPP_H5                        | I/OD | I <sup>2</sup> C Link 2 Serial Clock Line External Pull-up resistor may be required depending on Bus Capacitance. |
| I2C3_SDA/ GPP_H6                        | I/OD | I <sup>2</sup> C Link 3 Serial Data Line External Pull-up resistor may be required depending on Bus Capacitance.  |
| I2C3_SCL/ GPP_H7                        | I/OD | I <sup>2</sup> C Link 3 Serial Clock Line External Pull-up resistor may be required depending on Bus Capacitance. |
| I2C4_SDA / GPP_H8 /<br>CNV_MUART2_RXD   | I/OD | I <sup>2</sup> C Link 4 Serial Data Line External Pull-up resistor may be required depending on Bus Capacitance.  |
| I2C4_SCL/ GPP_H9 /<br>CNV_MUART2_TXD    | I/OD | I <sup>2</sup> C Link 4 Serial Clock Line External Pull-up resistor may be required depending on Bus Capacitance. |
| <b>I2C5_SDA</b> / GPP_B9 / ISH_I2C2_SDA | I/OD | I <sup>2</sup> C Link 5 Serial Data Line External Pull-up resistor may be required depending on Bus Capacitance.  |
| I2C5_SCL/ GPP_B10 / ISH_I2C2_SCL        | I/OD | I <sup>2</sup> C Link 5 Serial Clock Line External Pull-up resistor may be required depending on Bus Capacitance. |

# 17.4 Integrated Pull-Ups and Pull-Downs

None.



#### 17.5 I/O Signal Planes and States

| Signal Name                                                | Signal Name Power Plane |          | Immediately after Reset <sup>1</sup> | S3/S4/S5 | Deep Sx |  |  |
|------------------------------------------------------------|-------------------------|----------|--------------------------------------|----------|---------|--|--|
| 12C [5:0]_SDA                                              | Primary                 | Undriven | Undriven                             | Undriven | OFF     |  |  |
| 12C[5:0]_SCL                                               | Primary                 | Undriven | Undriven                             | Undriven | OFF     |  |  |
| Note: 1. Reset reference for primary well pins is RSMRST#. |                         |          |                                      |          |         |  |  |

#### 17.6 **Functional Description**

This section provides the following information:

- Protocols overview
- DMA controller
- Reset
- **Power Management**
- Interrupts
- Error Handling
- Programmable SDA Hold Time

#### 17.6.1 **Protocols Overview**

For more information on the I<sup>2</sup>C protocols and command formats, refer to the industry  $I^2C$  specification. Below is a simplified description of  $I^2C$  bus operation:

- The master generates a START condition, signaling all devices on the bus to listen for data.
- The master writes a 7-bit address, followed by a read/write bit to select the target device and to define whether it is a transmitter or a receiver.
- The target device sends an acknowledge bit over the bus. The master must read this bit to determine whether the addressed target device is on the bus.
- Depending on the value of the read/write bit, any number of 8-bit messages can be transmitted or received by the master. These messages are specific to the I2C device used. After 8 message bits are written to the bus, the transmitter will receive an acknowledge bit. This message and acknowledge transfer continues until the entire message is transmitted.
- The message is terminated by the master with a STOP condition. This frees the bus for the next master to begin communications. When the bus is free, both data and clock lines are high.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 



#### Data Transfer on the I<sup>2</sup>C Bus Figure 10.



#### **Combined Formats**

The PCH I<sup>2</sup>C controllers support mixed read and write combined format transactions in both 7-bit and 10-bit addressing modes.

The PCH controllers do not support mixed address and mixed address format (which means a 7-bit address transaction followed by a 10-bit address transaction or vice versa) combined format transaction.

To initiate combined format transfers, IC\_CON.IC\_RESTSART\_EN should be set to 1. With this value set and operating as a master, when the controller completes an I<sup>2</sup>C transfer, it checks the transmit FIFO and executes the next transfer. If the direction of this transfer differs from the previous transfer, the combined format is used to issue the transfer. If the transmit FIFO is empty when the current I<sup>2</sup>C transfer completes, a STOP is issued and the next transfer is issued following a START condition.

#### 17.6.2 **DMA Controller**

The I<sup>2</sup>C controllers 0 to 3 (I2C0 - I2C3) each has an integrated DMA controller.

#### **DMA Transfer and Setup Modes**

The DMA can operate in the following modes:

- 1. Memory to peripheral transfers. This mode requires the peripheral to control the flow of the data to itself.
- 2. Peripheral to memory transfer. This mode requires the peripheral to control the flow of the data from itself.

The DMA supports the following modes for programming:

- 1. Direct programming. Direct register writes to DMA registers to configure and initiate the transfer.
- 2. Descriptor based linked list. The descriptors will be stored in memory (such as DDR or SRAM). The DMA will be informed with the location information of the descriptor. DMA initiates reads and programs its own register. The descriptors can form a linked list for multiple blocks to be programmed.
- 3. Scatter Gather mode.

#### **Channel Control**

The source transfer width and destination transfer width is programmable. The width can be programmed to 1, 2, or 4 bytes.



- Burst size is configurable per channel for source and destination. The number is a power of 2 and can vary between 1,2,4,...,128. This number times the transaction width gives the number of bytes that will be transferred per burst.
- Individual channel enables. If the channel is not being used, then it should be clock gated.
- Programmable Block size and Packing/Unpacking. Block size of the transfer is programmable in bytes. The block size is not be limited by the source or destination transfer widths.
- Address incrementing modes: The DMA has a configurable mechanism for computing the source and destination addresses for the next transfer within the current block. The DMA supports incrementing addresses and constant addresses.
- Flexibility to configure any hardware handshake sideband interface to any of the DMA channels.
- Early termination of a transfer on a particular channel.

#### 17.6.3 Reset

Each host controller has an independent reset associated with it. Control of these resets is accessed through the Reset Register.

Each host controller and DMA will be in reset state once powered ON and require SW (BIOS or driver) to write into specific reset register to bring the controller from reset state into operational mode.

#### NOTE

To avoid a potential I<sup>2</sup>C peripheral deadlock condition where the reset goes active in the middle of a transaction, the I<sup>2</sup>C controller must be idle before a reset can be initiated.

#### 17.6.4 **Power Management**

#### **Device Power Down Support**

To power down peripherals connected to PCH I<sup>2</sup>C bus, the idle configured state of the I/O signals is retained to avoid voltage transitions on the bus that can affect the connected powered peripheral. Connected devices are allowed to remain in the D0 active or D2 low power states when I2C bus is powered off (power gated). The PCH HW will prevent any transitions on the serial bus signals during a power gate event.

### **Latency Tolerance Reporting (LTR)**

Latency Tolerance Reporting is used to allow the system to optimize internal power states based on dynamic data, comprehending the current platform activity and service latency requirements. The interface supports this by reporting its service latency requirements to the platform power management controller using LTR registers.

The controller's latency tolerance reporting can be managed by one of the two following schemes. The platform integrator must choose the correct scheme for managing latency tolerance reporting based on the platform, OS and usage.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 



- Platform/HW Default Control. This scheme is used for usage models in which the controller's state correctly informs the platform of the current latency requirements.
- Driver Control. This scheme is used for usage models in which the controller state
  does not inform the platform correctly of the current latency requirements. If the
  FIFOs of the connected device are much smaller than the controller FIFOs, or the
  connected device's end to end traffic assumptions are much smaller than the
  latency to restore the platform from low power state, driver control should be
  used.

### 17.6.5 Interrupts

 ${\rm I}^2{\rm C}$  interface has an interrupt line which is used to notify the driver that service is required.

When an interrupt occurs, the device driver needs to read the host controller, DMA interrupt status and TX completion interrupt registers to identify the interrupt source. Clearing the interrupt is done with the corresponding interrupt register in the host controller or DMA.

All interrupts are active high and their behavior is level triggered.

## 17.6.6 Error Handling

Errors that might occur on the external  $I^2C$  signals are comprehended by the  $I^2C$  host controller and reported to the  $I^2C$  bus driver through the MMIO registers.

### 17.6.7 Programmable SDA Hold Time

PCH includes a software programmable register to enable dynamic adjustment of the SDA hold time, if needed.

October 2019

Doc. No.: 576591, Rev.: 1.2



# **18.0** Gigabit Ethernet Controller

The Gigabit Ethernet controller (D31:F6) in conjunction with the Intel<sup>®</sup> Ethernet Connection I219 or I225 provides a complete LAN solution. This chapter describes the behavior of the Gigabit Ethernet Controller. For details on the Intel<sup>®</sup> Ethernet Connection I219, refer to document (IBL #544486) and for I225 refer the document #596659.

# 18.1 Acronyms

| Acronyms | Description      |
|----------|------------------|
| GbE      | Gigabit Ethernet |

### 18.2 References

| Specification                                     | Location                                |  |
|---------------------------------------------------|-----------------------------------------|--|
| Alert Standard Format Specification, Version 1.03 | http://www.dmtf.org/standards/asf       |  |
| IEEE 802.3 Fast Ethernet                          | http://standards.ieee.org/getieee802/   |  |
| Intel® Ethernet Connection I219 / I225 Datasheet  | http://www.intel.com/content/www/us/en/ |  |

# **18.3** Signal Description

### Table 30. GbE LAN Signals

| PCIE7_TXP<br>PCIE7_TXN                                                                                  | 0 | Refer, PCI Express* (PCIe*) for details on the PCI Express*transmit signals.                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCIES_TXP PCIES_TXN PCIES_TXP PCIES_TXN PCIES_TXN PCIES_TXN PCIESS_TXN PCIESS_TXN PCIESS_TXN PCIESS_TXN |   | Note: For PCH-UP3, the Intel <sup>®</sup> Ethernet Connection I219 can be connected to one of the following PCI Express* ports 7, 8, 9, 13 or 14.                                                                    |
| PCIE7_RXP PCIE7_RXN PCIE8_RXP PCIE8_RXN PCIE9_RXP PCIE9_RXN PCIE13_RXP                                  | I | Refer, PCI Express* (PCIe*) for details on the PCI Express* transmit signals.  Note: For PCH-UP3, the Intel® Ethernet Connection I219 can be connected to one of the following PCI Express* ports 7, 8, 9, 13 or 14. |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

91

Doc. No.: 576591, Rev.: 1.2



| Name                                   | Туре | Description                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCIE13_RXN<br>PCIE14_RXP<br>PCIE14_RXN |      |                                                                                                                                                                                                                                                                                                                                     |
| SMLODATA/GPP_C4                        | I/OD | Refer, System Management Interface and SMLinkfor details on the SML0DATA signal.  Note: The Intel® Ethernet Connection I219 connects to SML0DATA signal.                                                                                                                                                                            |
| SMLOCLK/GPP_C3                         | I/OD | Refer, System Management Interface and SMLink for details on the SMLOCLK signal.  Note: The Intel® Ethernet Connection I219 connects to SMLOCLK signal.                                                                                                                                                                             |
| LANPHYPC/GPD11                         | o    | LAN PHY Power Control: LANPHYPC should be connected to LAN_DISABLE_N on the PHY. PCH will drive LANPHYPC low to put the PHY into a low power state when functionality is not needed.  Note: LANPHYPC can only be driven low if SLP_LAN# is de-asserted.  Note: Signal can instead be used as GPD11.                                 |
| SLP_LAN#                               | o    | LAN Sub-System Sleep Control: If the Gigabit Ethernet Controller is enabled, when SLP_LAN# is de-asserted it indicates that the PHY device must be powered. When SLP_LAN# is asserted, power can be shut off to the PHY device.  Note: If Gigabit Ethernet Controller is statically disabled via BIOS, SLP_LAN# will be driven low. |
| LAN_WAKE#/GPD2                         | I    | LAN WAKE: LAN Wake Indicator from the GbE PHY.  Note: LAN_WAKE# functionality is only supported with Intel PHY I219.  Connection of a third party LAN device's wake signal to  LAN_WAKE# is not supported.                                                                                                                          |

# 18.4 Integrated Pull-Ups and Pull-Downs

| Signal         | Resistor Type                                                              | Value Ω         | Notes                                                           |
|----------------|----------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------|
| LAN_WAKE#/GPD2 | External Pull-up required. Internal Pull-<br>down may be enabled in DeepSx | 4.7 kohm +/- 5% | Note: 10 kohm +/- 5% pull-<br>up resistor is also<br>acceptable |

# 18.5 I/O Signal Planes and States

| Signal Name     | Power Plane | During Reset <sup>3</sup> | Immediately after Reset <sup>3</sup> | S3/S4/S5              | Deep Sx               |
|-----------------|-------------|---------------------------|--------------------------------------|-----------------------|-----------------------|
| LANPHYPC /GPD11 | DSW         | Undriven                  | Undriven                             | Undriven <sup>1</sup> | Undriven <sup>1</sup> |
| SLP_LAN#        | DSW         | 0/12                      | 0/12                                 | 0/12                  | 0/12                  |

Notes: 1. Based on wake events and Intel ME state

- 2. Configurable based on BIOS settings: '0' When LAN controller is configured as "Disabled" in BIOS, SLP\_LAN# will drive "Low";'1' When LAN controller is configured as "Enabled" in BIOS, SLP\_LAN# will drive "High"
- 3. Reset reference for DSW well pins is  $DSW_PWROK$ .



**Table 31.** Power Plane and States for Input Signals

| Signal Name        | Power Plane | During Reset | Immediately after Reset | S3/S4/S5 | Deep Sx  |
|--------------------|-------------|--------------|-------------------------|----------|----------|
| LAN_WAKE#/<br>GPD2 | DSW         | Undriven     | Undriven                | Undriven | Undriven |

# 18.6 Functional Description

The PCH integrates a Gigabit Ethernet (GbE) controller. The integrated GbE controller is compatible with the Intel® Ethernet Connection I219. The integrated GbE controller provides two interfaces for 10/100/1000 Mbps and manageability operation:

- Data link based on PCI Express\* A high-speed interface that uses PCIe\*
  electrical signaling at half speed and custom logical protocol for active state
  operation mode.
- System Management Link (SMLink0)—A low speed connection for low power state mode for manageability communication only. The frequency of this connection can be configured to one of three different speeds (100 KHz, 400 KHz or 1 MHz).

The Intel® Ethernet Connection I219 only runs at a speed of 1250 Mbps, which is 1/2 of the 2.5 GB/s PCI Express\* frequency. Each of the PCI Express\* root ports in the PCH have the ability to run at the 1250-Mbps rate. There is no need to implement a mechanism to detect that the Platform LAN Device is connected. The port configuration (if any), attached to the Platform LAN Device, is pre-loaded from the NVM. The selected port adjusts the transmitter to run at the 1250-Mbps rate and does not need to be PCI Express® compliant.

#### NOTE

PCIe\* validation tools cannot be used for electrical validation of this interface—however, PCIe\* layout rules apply for on-board routing.

The integrated GbE controller operates at full-duplex at all supported speeds or half-duplex at 10/100 Mbps. It also adheres to the *IEEE 802.3x Flow Control Specification*.

#### **NOTE**

GbE operation (1000 Mbps) is only supported in S0 mode. In Sx modes, the platform LAN Device may maintain 10/100 Mbps connectivity and use the SMLink interface to communicate with the PCH.

The integrated GbE controller provides a system interface using a PCI Express\* function. A full memory-mapped or I/O-mapped interface is provided to the software, along with DMA mechanisms for high performance data transfer.

The integrated GbE controller features are:

- Network Features
  - Compliant with the 1 GB/s Ethernet 802.3, 802.3u, 802.3ab specifications
  - Multi-speed operation: 10/100/1000 Mbps
  - Full-duplex operation at 10/100/1000 Mbps: Half-duplex at 10/100 Mbps
  - Flow control support compliant with the 802.3X specification

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
93

Doc. No.: 576591, Rev.: 1.2



- VLAN support compliant with the 802.3q specification
- MAC address filters: perfect match unicast filters; multicast hash filtering, broadcast filter and promiscuous mode
- PCI Express\*/SMLink interface to GbE PHYs

#### Host Interface Features

- 64-bit address master support for systems using more than 4 GB of physical memory
- Programmable host memory receive buffers (256 bytes to 16 KB)
- Intelligent interrupt generation features to enhance driver performance
- Descriptor ring management hardware for transmit and receive
- Software controlled reset (resets everything except the configuration space)
- Message Signaled Interrupts

#### Performance Features

- Configurable receive and transmit data FIFO, programmable in 1 KB increments
- TCP segmentation off loading features
- Fragmented UDP checksum off load for packet reassembly
- IPv4 and IPv6 checksum off load support (receive, transmit, and large send)
- Split header support to eliminate payload copy from user space to host space
- Receive Side Scaling (RSS) with two hardware receive gueues
- Supports 9018 bytes of jumbo packets
- Packet buffer size 32 KB
- TimeSync off load compliant with 802.1as specification
- Platform time synchronization

#### Power Management Features

- Magic Packet\* wake-up enable with unique MAC address
- ACPI register set and power down functionality supporting D0 and D3 states
- Full wake up support (APM, ACPI)
- MAC power down at Sx, DM-Off with and without WoL
- Auto connect battery saver at S0 no link and Sx no link
- Energy Efficient Ethernet (EEE) support
- Latency Tolerance Reporting (LTR)
- ARP and ND proxy support through LAN Connected Device proxy
- Wake on LAN (WoL) from Deep Sx
- Windows\* InstantGo\* Support

### **18.6.1 GbE PCI Express\* Bus Interface**

The GbE controller has a PCI Express\* interface to the host processor and host memory. The following sections detail the bus transactions.



#### **Transaction Layer**

The upper layer of the host architecture is the transaction layer. The transaction layer connects to the device GbE controller using an implementation specific protocol. Through this GbE controller-to-transaction-layer protocol, the application-specific parts of the device interact with the subsystem and transmit and receive requests to or from the remote agent, respectively.

#### **Data Alignment**

#### 4-KB Boundary

PCI requests must never specify an address/length combination that causes a memory space access to cross a 4-KB boundary. It is hardware's responsibility to break requests into 4-KB aligned requests (if needed). This does not pose any requirement on software. However, if software allocates a buffer across a 4-KB boundary, hardware issues multiple requests for the buffer. Software should consider aligning buffers to a 4-KB boundary in cases where it improves performance. The alignment to the 4-KB boundaries is done by the GbE controller. The transaction layer does not do any alignment according to these boundaries.

#### **PCI Request Size**

PCI requests are 128 bytes or less and are aligned to make better use of memory controller resources. Writes, however, can be on any boundary and can cross a 64byte alignment boundary.

#### **Configuration Request Retry Status**

The integrated GbE controller might have a delay in initialization due to an NVM read. If the NVM configuration read operation is not completed and the device receives a configuration request, the device responds with a configuration request retry completion status to terminate the request, and thus effectively stalls the configuration request until such time that the sub-system has completed local initialization and is ready to communicate with the host.

#### 18.6.2 **Error Events and Error Reporting**

#### **Completer Abort Error Handling**

A received request that violates the LAN Controller programing model will be discarded, for non posted transactions an unsuccessful completion with CA completion status will be returned. For posted transactions if both SERR# enable and URRE# enable are enabled, the LAN Controller will assert SERR#.

### **Unsupported Request Error Handling**

A received unsupported request to the LAN Controller will be discarded, for non posted transactions an unsuccessful completion with UR completion status will be returned. The URD bit will be set in ECTL register, If both SERR# enable and URRE# enable are enabled, the LAN Controller will assert SERR#. For posted transactions, if both SERR# enable and URRE# enable are enabled, the LAN Controller will assert SERR#.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



#### **18.6.3** Ethernet Interface

The integrated GbE controller provides a complete CSMA/CD function supporting IEEE 802.3 (10 Mbps), 802.3u (100 Mbps) implementations. It also supports the IEEE 802.3z and 802.3ab (1000 Mbps) implementations. The device performs all of the functions required for transmission, reception, and collision handling called out in the standards.

The mode used to communicate between the PCH and the Intel $^{\circ}$  Ethernet Connection I219 supports 10/100/1000 Mbps operation, with both half- and full-duplex operation at 10/100 Mbps, and full-duplex operation at 1000 Mbps.

### **Intel® Ethernet Connection I219**

The integrated GbE controller and the Intel<sup>®</sup> Ethernet Connection I219 communicate through the PCIe\* and SMLink0 interfaces. All integrated GbE controller configuration is performed using device control registers mapped into system memory or I/O space. The Platform LAN Phy is configured using the PCI Express or SMLink0 interface.

The integrated GbE controller supports various modes as listed in below table.

#### **Table 32.** LAN Mode Support

| Mode                          | System State | Interface Active | Connections                                    |
|-------------------------------|--------------|------------------|------------------------------------------------|
| Normal 10/100/1000 Mbps       | S0           | PCI Express*     | Intel <sup>®</sup> Ethernet<br>Connection I219 |
| Manageability and Wake-on-LAN | Sx           | SMLink0          | Intel <sup>®</sup> Ethernet<br>Connection I219 |
| Wake-on-LAN                   | Deep Sx      | LAN_WAKE#        | Intel <sup>®</sup> Ethernet<br>Connection I219 |

#### 18.6.4 PCI Power Management

The integrated GbE controller supports the Advanced Configuration and Power Interface (ACPI) specification as well as Advanced Power Management (APM). This enables the network-related activity (using an internal host wake signal) to wake up the host. For example, from Sx (S3–S5) and Deep Sx to S0.

#### NOTE

The Intel® Ethernet Connection I219 must be powered during the Deep Sx state in order to support host wake up from Deep Sx. GPD\_2\_LAN\_WAKE# on the PCH must be configured to support wake from Deep Sx and must be connected to LANWAKE\_N on the Platform LAN Connect Device. The SLP\_LAN# signal must be driven high (deasserted) in the Deep Sx state to maintain power to the Platform LAN Connect Device.

The integrated GbE controller contains power management registers for PCI and supports D0 and D3 states. PCIe\* transactions are only allowed in the D0 state, except for host accesses to the integrated GbE controller's PCI configuration registers.

#### **NOTE**

SLP\_LAN# pin behavior are detailed in #unique\_143/ unique\_143\_Connect\_42\_SECTION\_2FBE6DCAF4644379B68B92D68E5ACF40



# 19.0 Integrated Sensor Hub (ISH)

### 19.1 Acronyms

| Acronyms                | Description                                                 |  |  |
|-------------------------|-------------------------------------------------------------|--|--|
| Intel <sup>®</sup> CSME | Intel <sup>®</sup> Converged Security and Management Engine |  |  |
| I <sup>2</sup> C        | Inter-Integrated Circuit                                    |  |  |
| IPC                     | Inter Process Communication                                 |  |  |
| SPI                     | Serial Peripheral Interface                                 |  |  |
| ISH                     | Integrated Sensor Hub                                       |  |  |
| PMU                     | Power Management Unit                                       |  |  |
| SRAM                    | Static Random Access Memory                                 |  |  |
| UART                    | Universal Asynchronous Receiver/Transmitter                 |  |  |

### 19.2 References

| Specification                              | Location                                              |
|--------------------------------------------|-------------------------------------------------------|
| I <sup>2</sup> C Specification Version 6.0 | http://www.nxp.com/docs/en/user-guide/<br>UM10204.pdf |

### 19.3 Feature Overview

The Integrated Sensor Hub (ISH) serves as the connection point for many of the sensors on a platform. The ISH is designed with the goal of "Always On, Always Sensing" and it provides the following functions to support this goal:

- · Acquisition/sampling of sensor data.
- The ability to combine data from individual sensors to create a more complex virtual sensor that can be directly used by the firmware/OS.
- Low power operation through clock and power gating of the ISH blocks together with the ability to manage the power state of the external sensors.
- The ability to operate independently when the host platform is in a low power state (S0ix only).
- Ability to provide sensor-related data to other subsystems within the PCH, such as the Intel<sup>®</sup> CSME.

The ISH consists of the following key components:

- A combined cache for instructions and data.
  - ROM space intended for the bootloader.
  - SRAM space for code and data.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
97

Doc. No.: 576591, Rev.: 1.2



- Interfaces to sensor peripherals (I<sup>2</sup>C, UART, SPI, GPIO).
- An interface to main memory.
- Out of Band signals for clock and wake-up control.
- Inter Process Communications to the Host and Intel<sup>®</sup> CSME.
- Part of the PCI tree on the host.

#### 19.3.1 ISH I<sup>2</sup>C Controllers

The ISH supports three  $I^2C$  controllers capable of operating at speeds up to 2.4 Mbps each. The  $I^2C$  controllers are completely independent of each other: they do not share any pins, memory spaces, or interrupts.

The ISH's I<sup>2</sup>C host controllers share the same general specifications:

- Master Mode Only (all peripherals must be slave devices)
- Support for the following operating speeds:
  - Standard mode: 100 kbps
  - Fast Mode: 400 kbps
  - Fast Mode Plus: 1 000 kbpsHigh Speed Mode: 2400 kbps
- Support for both 7-bit and 10-bit addressing formats on the I<sup>2</sup>C bus
- FIFO of 64 bytes with programmable watermarks/thresholds

#### 19.3.2 ISH UART Controller

The ISH has two UART ports, each comprised of a four-wire, bi-directional point-to-point connection between the ISH and a peripheral.

The UART has the following Capabilities:

- Support for operating speeds up to 4 Mbps
- Support for auto flow control using the RTS#/CTS# signals
- 64-byte FIFO
- DMA support to allow direct transfer to the ISH local SRAM without intervention by the controller. This saves interrupts on packets that are longer than the FIFO or when there are back-to-back packets to send or receive.

#### 19.3.3 ISH GSPI Controller

The ISH supports one SPI controller comprises of four-wired interface connecting the ISH to external sensor devices.

The SPI controller includes:

- Master Mode Only
- Single Chip Select
- Half Duplex operation only
- Programmable SPI clock frequency range with maximum rate of 24 Mbits/sec



- FIFO of 64 bytes with programmable thresholds
- Support Programmable character length (2 to 16 bits)

### **19.3.4 ISH GPIOs**

The ISH supports eight dedicated GPIOs.

# 19.4 Signal Description

| Name                                                                  | Туре | Description                   |
|-----------------------------------------------------------------------|------|-------------------------------|
| ISH_I2C0_SDA/GPP_B5GPP_H19                                            | I/OD | ISH I <sup>2</sup> C 0 Data   |
| ISH_I2C0_SCL/GPP_B6GPP_H20                                            | I/OD | ISH I <sup>2</sup> C 0 Clk    |
| ISH_I2C1_SDA/GPP_B7GPP_H21                                            | I/OD | ISH I <sup>2</sup> C 1 Data   |
| ISH_I2C1_SCL/GPP_B8GPP_H22                                            | I/OD | ISH I <sup>2</sup> C 1 Clk    |
| ISH_I2C2_SDA / GPP_B9 / I2C5_SDAGPP_D4 / I2C3_SDA / SBK4_BK4          | I/OD | ISH I <sup>2</sup> C 2 Data   |
| ISH_I2C2_SCL / GPP_B10 / I2C5_SCLGPP_D23 / I2C3_SCL                   | I/OD | ISH I <sup>2</sup> C 2 Clk    |
| ISH_GP0/GPP_D0                                                        | I/O  | ISH GPIO 0                    |
| ISH_GP1/GPP_D1                                                        | I/O  | ISH GPIO 1                    |
| ISH_GP2/GPP_D2                                                        | I/O  | ISH GPIO 2                    |
| ISH_GP3/GPP_D3                                                        | I/O  | ISH GPIO 3                    |
| ISH_GP4/GPP_D17                                                       | I/O  | ISH GPIO 4                    |
| ISH_GP5/GPP_D18                                                       | I/O  | ISH GPIO 5                    |
| ISH_GP6 / GPP_E15                                                     | I/O  | ISH GPIO 6                    |
| ISH_GP7/ GPP_E16                                                      | I/O  | ISH GPIO 7                    |
| ISH_UART0_TXD / GPP_D14 / I2C2_SCL                                    | 0    | ISH UART 0 Transmit Data      |
| ISH_UART0_RXD /GPP_D13 / I2C2_SDA                                     | I    | ISH UART 0 Receive Data       |
| ISH_UARTO_RTS# /GPP_D15 / GSPI2_CS1# /<br>IMGCLKOUT5/ CNV_WFEN        | 0    | ISH UART 0 Request To Send    |
| ISH_UART0_CTS# /GPP_D16 / CNV_WCEN                                    | I    | ISH UART 0 Clear to Send      |
| ISH_UART1_TXD /GPP_C13 / UART1_TXD                                    | 0    | ISH UART 1 Transmit Data      |
| ISH_UART1_RXD /GPP_C12 / UART1_RXD                                    | I    | ISH UART 1 Receive Data       |
| ISH_UART1_RTS# /GPP_C14 / UART1_RTS#                                  | 0    | ISH UART 1 Request To Send    |
| ISH_UART1_CTS# / GPP_C15 / UART1_CTS#                                 | I    | ISH UART 1 Clear to Send      |
| ISH_SPI_CS# / GPP_D9 / DDP3_CTRLCLK / GSPI2_CS0# / TBT_LSX2_TXD       | 0    | ISH Generic SPI 2 Chip Select |
| ISH_SPI_CLK / GPP_D10 / DDP3_CTRLDATA / GSPI2_CLK / TBT_LSX2_RXD      | 0    | ISH Generic SPI 2 Clock       |
| ISH_SPI_MISO / GPP_D11 / DDP4_CTRLCLK /<br>GSPI2_MISO / TBT_LSX3_TXD  | I    | ISH Generic SPI 2 MISO        |
| ISH_SPI_MOSI / GPP_D12 / DDP4_CTRLDATA /<br>GSPI2_MOSI / TBT_LSX3_RXD | 0    | ISH Generic SPI 2 MOSI        |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

External Design Specification, Volume 1 of 2
Intel Confidential



#### **Integrated Pull-Ups and Pull-Downs** 19.5

| Signal       | Resistor Type | Value            | Notes |
|--------------|---------------|------------------|-------|
| ISH_SPI_MISO | Pull-Down     | 20 kohm<br>± 30% |       |

#### I/O Signal Planes and States 19.6

| Signal Name           | Power Plane         | During Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5 | Deep Sx |
|-----------------------|---------------------|---------------------------|--------------------------------------|----------|---------|
| ISH_I2C0_SDA          | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_I2C0_SCL          | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_I2C1_SDA          | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_I2C1_SCL          | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_I2C2_SDA          | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_I2C2_SCL          | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_GP[7:0]           | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_UART0_TXD         | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_UARTO_RXD         | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_UARTO_RTS#        | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_UARTO_CTS#        | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_UART1_TXD         | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_UART1_RXD         | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_UART1_RTS#        | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_UART1_CTS#        | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_SPI_CS#           | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_SPI_CLK           | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_SPI_MISO          | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| ISH_SPI_MOSI          | Primary             | Undriven                  | Undriven                             | Undriven | OFF     |
| Note: 1. Reset refere | ence for primary we | Il pins is RSMRST#.       |                                      |          |         |

#### 19.7 **Functional Description**

This section provides the information about ISH Micro-Controller, SRAM, PCI Host Interface, Power Domains and Management, ISH IPC and ISH Interrupt Handling via IOAPIC (Interrupt Controller).

#### 19.7.1 **ISH Micro-Controller**

The ISH is operated by a micro-controller. This core provides localized sensor aggregation and data processing, thus off loading the processor and lowering overall platform average power. The core supports an in-built local APIC that receives messages from the IOAPIC. A local boot ROM with FW for initialization is also part of the core.

October 2019

Doc. No.: 576591, Rev.: 1.2



#### 19.7.2 SRAM

The local SRAM is used for ISH FW code storage and to read/write operational data. The local SRAM block includes both the physical SRAM as well as the controller logic. The SRAM is a total of 640K bytes organized into banks of 32 kB each and is 32-bit wide. The SRAM is shared with Intel® CSME as shareable memory. To protect against memory errors, the SRAM includes ECC support. The ECC mechanism is able to detect multi-bit errors and correct for single bit errors. The ISH firmware has the ability to put unused SRAM banks into lower power states to reduce power consumption.

#### 19.7.3 PCI Host Interface

The ISH provides access to PCI configuration space via a PCI Bridge. Type 0 Configuration Cycles from the host are directed to the PCI configuration space.

#### **MMIO Space**

A memory-mapped Base Address Register (BAR0) with a set of functional memory-mapped registers is accessible to the host via the Bridge. These registers are owned by the driver running on the Host OS.

The bridge also supports a second BAR (BAR1) that is an alias of the PCI Con figuration space. It is used only in ACPI mode (that is, when the PCI con figuration space is hidden).

#### **DMA Controller**

The DMA controller supports up to 64-bit addressing.

#### **PCI Interrupts**

The PCI bridge supports standard PCI interrupts, delivered using IRQx to the system IOAPIC and not using an MSI to the host CPU.

### **PCI Power Management**

PME is not supported in ISH.

### 19.7.4 Power Domains and Management

#### **ISH Power Management**

The various functional blocks within the ISH are all on the primary power plane within the PCH. The ISH is only intended for use during S0 and S0ix states. There is no support for operation in S3, S4, or S5 states. Thus, the system designer must ensure that the inputs to the ISH signals are not driven high while the PCH is in S3–S5 state.

The unused banks of the ISH SRAM can be power-gated by the ISH Firmware.

#### **External Sensor Power Management**

External sensors can generally be put into a low power state through commands issued over the I/O interface ( $I^2C$ ). Refer to the datasheets of the individual sensors to obtain the commands to be sent to the peripheral.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 101

Doc. No.: 576591, Rev.: 1.2



#### 19.7.5 ISH IPC

The ISH has IPC channels for communication with the Host Processor and Intel<sup>®</sup> CSME. The functions supported by the ISH IPC block are listed below.

**Function 1:** Allows for messages and interrupts to be sent from an initiator (such as the ISH) and a target (such as the Intel<sup>®</sup> CSME). The supported initiator -> target flows using this mechanism are shown in the table below.

#### **Table 33.** IPC Initiator -> Target flows

| Initiator      | Target                  |
|----------------|-------------------------|
| ISH            | Host processor          |
| Host processor | ISH                     |
| ISH            | Intel <sup>®</sup> CSME |
| Intel® CSME    | ISH                     |

**Function 2:** Provides status registers and remap registers that assist in the boot flow and debug. These are simple registers with dual access read/write support and cause no interrupts.

# **19.7.6 ISH Interrupt Handling via IOAPIC (Interrupt Controller)**

The PCH legacy IOAPIC is the interrupt controller for the ISH. It collects inputs from various internal blocks and sends interrupt messages to the ISH controller. When there is a change on one of its inputs, the IOAPIC sends an interrupt message to the ISH controller.

The PCH IOAPIC allows each interrupt input to be active high or active low and edge or level triggered.



# 20.0 PCH and System Clocks

# **20.1** Integrated Clock Controller (ICC)

Figure 11. Integrated Clock Controller (ICC) Diagram



# **20.2** Signal Descriptions

**Table 34. Signal Descriptions** 

| Name                                                                                                         | Туре | SSC<br>Capable | Description                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCH-LP (UP3):  CLKOUT_PCIE_P[6:0]  CLKOUT_PCIE_N[6:0]  PCH-LP (UP4):  CLKOUT_PCIE_P[4:0]  CLKOUT_PCIE_N[4:0] | 0    | Yes            | PCI Express* Clock Output: Serial Reference 100 MHz PCIe* specification compliant differential output clocks to PCIe* devices  • CLKOUT_PCIE_P/N [6:0] = Can be used for PCIe* Gen1/2/3 support  • CLKOUT_PCIE_P/N [3, 0] = Must be used for PCIe* Gen4 support |
| PCH-LP (UP3): • SRCCLKREQ#[6:0] PCH-LP (UP4):                                                                | I/O  |                | Clock Request: Serial Reference Clock request signals for PCIe* 100 MHz differential clocks                                                                                                                                                                     |
|                                                                                                              |      |                | continued                                                                                                                                                                                                                                                       |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 103

Doc. No.: 576591, Rev.: 1.2



| Name              | Туре | SSC<br>Capable | Description                                                                                   |
|-------------------|------|----------------|-----------------------------------------------------------------------------------------------|
| • SRCCLKREQ#[5:0] |      |                |                                                                                               |
| XTAL_IN           | I    |                | Crystal Input: Input connection for 38.4 MHz crystal to PCH                                   |
| XTAL_OUT          | 0    |                | Crystal Output: Output connection for 38.4 MHz crystal to PCH                                 |
| XCLK_BIASREF      | I/O  |                | <b>Differential Clock Bias Reference</b> : Used to set BIAS reference for differential clocks |

Notes: 1. SSC = Spread Spectrum Clocking. Intel does not recommend changing the Plan of Record and fully validated SSC default value set in BIOS Reference Code. The SSC level must only be adjusted for debugging or testing efforts and any Non POR configuration setting used are the sole responsibility of the customer.

# 20.3 I/O Signal Pin States

### Table 35. I/O Signal Pin States

| Signal Name                              | /\$4/\$5        | S0 Entry              | S0       | Deep Sx         |
|------------------------------------------|-----------------|-----------------------|----------|-----------------|
| CLKOUT_PCIE_P[6:0]<br>CLKOUT_PCIE_N[6:0] | OFF (Gated Low) | Bringing up the Clock | Toggling | OFF (Gated Low) |
| SRCCLKREQ#[6:0]                          | Un-driven       | Un-driven             | Driven   | Off             |

<sup>2.</sup> The SRCCLKREQ# signals can be configured to map to any of the PCH PCI Express\* Root Ports while using any of the CLKOUT\_PCIE\_P/N differential pairs



#### 21.0 PCI Express\* (PCIe\*)

#### 21.1 **Acronyms**

#### Table 36. **Acronym**

| Acronyms | Description                                               |
|----------|-----------------------------------------------------------|
| PCIe*    | PCI Express* (Peripheral Component Interconnect Express*) |

#### **Signal Description** 21.2

| PCH                        | Name                                     | Туре | Description                                                                                                    |
|----------------------------|------------------------------------------|------|----------------------------------------------------------------------------------------------------------------|
|                            | PCIE[12:1]_TXP<br>PCIE[12:1]_TXN         | 0    | PCI Express* Differential Transmit Pairs These are PCI Express* based outbound high-speed differential signals |
| PCH-LP<br>(UP3)            | PCIE[12:1]_RXP<br>PCIE[12:1]_RXN         | I    | PCI Express* Differential Receive Pairs These are PCI Express* based inbound high-speed differential signals   |
| PCIE_RCOMPP<br>PCIE_RCOMPN |                                          | I    | Impedance Compensation Inputs                                                                                  |
|                            | PCIE[12:7,4:1]_TXP<br>PCIE[12:7,4:1]_TXN | 0    | PCI Express* Differential Transmit Pairs These are PCI Express* based outbound high-speed differential signals |
| PCH-LP<br>(UP4)            |                                          |      | PCI Express* Differential Receive Pairs These are PCI Express* based inbound high-speed differential signals   |
|                            | PCIE_RCOMPP<br>PCIE_RCOMPN               |      | Impedance Compensation Inputs                                                                                  |

#### 21.3 I/O Signal Planes and States

#### **Power Plane and States for PCI Express\* Signals** Table 37.

| Signal Name             | Туре | Power<br>Plane | During<br>Reset <sup>2</sup> | Immediately<br>After Reset <sup>2</sup> | /S4/S5                 | Deep Sx |
|-------------------------|------|----------------|------------------------------|-----------------------------------------|------------------------|---------|
| PCIE_TXP<br>PCIE_TXN    | 0    | Primary        | Internal Pull-<br>down       | Internal<br>Pull-down                   | Internal Pull-<br>down | Off     |
| PCIE_RXP<br>PCIE_RXN    | I    | Primary        | Internal Pull-<br>down       | Internal<br>Pull-down                   | Internal Pull-<br>down | Off     |
| PCIE_RCOMPP PCIE_RCOMPN | I    | Primary        | Undriven                     | Undriven                                | Undriven               | Off     |

 $\it Notes: 1. \ PCIE\_RXP\RXN \ pins \ transition \ from \ un-driven \ to \ Internal \ Pull-down \ during \ Reset.$ 

2. Reset reference for primary well pins is RSMRST#.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



# **21.4** PCI Express\* Port Support Feature Details

### **Table 38. PCI Express\* Port Feature Details**

| РСН                          | Max<br>Transfer<br>Rate | Max<br>Device<br>(Ports) | Max<br>Lanes | PCIe*<br>Gen<br>Type | Encoding  | Transfer Rate<br>(MT/s) |      | Theoretical Max<br>Bandwidth (GB/s) |           |  |
|------------------------------|-------------------------|--------------------------|--------------|----------------------|-----------|-------------------------|------|-------------------------------------|-----------|--|
|                              |                         |                          |              |                      |           |                         |      | <b>x2</b>                           | <b>x4</b> |  |
|                              | 1 0 0 1/3 1 6           |                          | 1            | 8b/10b               | 2500      | 0.25                    | 0.50 | 1.00                                |           |  |
| PCH-LP<br>(UP3)              |                         | 6                        | 12           | 2                    | 8b/10b    | 5000                    | 0.50 | 1.00                                | 2.00      |  |
| (=:=)                        |                         |                          | 3            | 128b/130b            | 8000      | 1.00                    | 2.00 | 3.94                                |           |  |
|                              |                         |                          |              | 1                    | 8b/10b    | 2500                    | 0.25 | 0.50                                | 1.00      |  |
| PCH-LP 8 GT/s (UP4) (Gen3) 5 | 5                       | 10                       | 2            | 8b/10b               | 5000      | 0.50                    | 1.00 | 2.00                                |           |  |
| ( 1)                         | (0P4) (Geli3)           |                          |              | 3                    | 128b/130b | 8000                    | 1.00 | 2.00                                | 3.94      |  |

Notes: 1. Theoretical Maximum Bandwidth (GB/s) = ((Transfer Rate \* Encoding \* # PCIe Lanes) /8)/1000

<sup>•</sup> Gen3 Example: = ((8000 \* 128/130\* 4)/8)/1000 = 3.94 GB/s

<sup>2.</sup> When GbE is enabled on a PCIe\* Root Port, the Max. Device (Ports) value listed is reduced by a factor of 1



Figure 12. Supported PCI Express\* Link Configurations

| PCH                    | -LP     | PCI | e* Cor | ntrolle | r #1       | PCIe* Controller #2 |     |     | PCIe* Controller #3 |      |      |      |      |
|------------------------|---------|-----|--------|---------|------------|---------------------|-----|-----|---------------------|------|------|------|------|
| Flex I/O               | Lanes   | 0   | 1      | 2       | 3          | 4                   | 5   | 6   | 7                   | 8    | 9    | 10   | 11   |
| PCIe* I                | Lanes   | 1   | 2      | 3       | 4          | 5                   | 6   | 7   | 8                   | 9    | 10   | 11   | 12   |
|                        | 1x4     | 0   | 1      | 2       | 3          | 0                   | 1   | 2   | 3                   | 0    | 1    | 2    | 3    |
|                        | 1x4 LR  | 3   | 2      | 1       | 0          | 3                   | 2   | 1   | 0                   | 3    | 2    | 1    | 0    |
| Logical                | 2x2     | 0   | 1      | 0       | 1          | 0                   | 1   | 0   | 1                   | 0    | 1    | 0    | 1    |
| Link                   | 2x2 LR  | 1   | 0      | 1       | 0          | 1                   | 0   | 1   | 0                   | 1    | 0    | 1    | 0    |
| Lanes                  | 1x2+2x1 | 0   | 1      | 0       | 0          | 0                   | 1   | 0   | 0                   | 0    | 1    | 0    | 0    |
|                        | 2x1+1x2 | 0   | 0      | 1       | 0          | 0                   | 0   | 1   | 0                   | 0    | 0    | 1    | 0    |
|                        | 4x1     | 0   | 0      | 0       | 0          | 0                   | 0   | 0   | 0                   | 0    | 0    | 0    | 0    |
|                        | 1x4     |     | RI     | P1      |            | RP5                 |     |     |                     | RP9  |      |      |      |
|                        | 1x4 LR  |     | RI     | P1      |            | RP5                 |     |     |                     | RP9  |      |      |      |
| Assistant              | 2x2     | RI  | P1     | RI      | P3         | RI                  | 25  | RI  | 97                  | RI   | P9   | RP   | 11   |
| Assigned<br>Root Ports | 2x2 LR  | RP3 |        | RI      | P1         | RI                  | 7   | RP5 |                     | RP   | 11   | RF   | 9    |
| ROOL POILS             | 1x2+2x1 | RI  | P1     | RP3     | RP4        | RI                  | 25  | RP7 | RP8                 | RI   | 9    | RP11 | RP12 |
|                        | 2x1+1x2 | RP4 | RP3    | RI      | P <b>1</b> | RP8                 | RP7 | RI  | P5                  | RP12 | RP11 | RF   | 9    |
|                        | 4x1     | RP1 | RP2    | RP3     | RP4        | RP5                 | RP6 | RP7 | RP8                 | RP9  | RP10 | RP11 | RP12 |

#### **NOTES**

- 1. The PCH PCIe\* Link Configuration support will vary depending on the PCH SKU. Refer to the associated PCH External Design Specification (EDS) Volume 1 for specific PCH SKU PCIe\* implementation details.
- 2. RP# refers to a specific PCH PCI Express\* Root Port #; for example RP3 = PCH PCI Express\* Root Port 3
- 3. A PCIe\* Lane is composed of a single pair of Transmit (TX) and Receive (RX) differential pairs, for a total of four data wires per PCIe\* Lane (such as, PCIE[3]\_TXP/ PCIE[3]\_TXN and PCIE[3]\_RXP/ PCIE[3]\_RXN make up PCIe Lane 3). A connection between two PCIe\* devices is known as a PCIe\* Link, and is built up from a collection of one or more PCIe\* Lanes which make up the width of the link (such as bundling 2 PCIe\* Lanes together would make a x2 PCIe\* Link). A PCIe\* Link is addressed by the lowest number PCIe\* Lane it connects to and is known as the PCIe\* Root Port (such as a x2 PCIe\* Link connected to PCIe\* Lanes 3 and 4 would be called x2 PCIe\* Root Port 3).
- 4. The PCIe\* Lanes can be configured independently from one another but the max number of configured Root Ports (Devices) must not be exceeded
  - PCH-LP (UP3): A maximum of 6 PCIe\* Root Ports (or devices) can be enabled
  - PCH-LP (UP4): A maximum of 5 PCIe\* Root Ports (or devices) can be enabled
  - When a GbE Port is enabled, the maximum number of PCIe\* Ports (or devices) that can be enabled reduces based off the following:
    - PCH-LP (UP3): Max PCIe\* Ports (or devices) = 6 GbE (0 or 1)
    - PCH-LP (UP4): Max PCIe\* Ports (or devices) = 5 GbE (0 or 1)

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 107

Doc. No.: 576591, Rev.: 1.2



- 5. Unidentified lanes within a PCIe\* Link Configuration are disabled but their physical lanes are used for the identified Root Port
- 6. The PCH PCIe\* Root Ports can be configured to map to any of the SRCCLKREQ# PCIe\* clock request signals and the CLKOUT\_PCIE\_P/N PCIe\* differential clock signal pairs covered in the "Platform Clocks Design Guidelines" Chapter
- 7. Reference and understand the PCIe\* High Speed I/O Multiplexing details covered in the "Flexible HSIO" Chapter
- 8. Lane Reversal Supported Motherboard PCIe\* Configurations = 1x4, 2x1+1x2, and 2x2
  - The 2x1+1x2 configuration is enabled by setting the PCIe\* Controller soft straps to 1x2+2x1 with Lane Reversal Enabled
  - 1x4 = 1x4 with Lane Reversal Disabled, 1x4 LR = 1x4 with Lane Reversal Enabled
  - 2x2 = 2x2 with Lane Reversal Disabled, 2x2 LR = 2x2 with Lane Reversal Enabled
- 9. For unused SATA/PCIe\* and USB 3.2/PCIe\* Combo Lanes, the unused lanes must be statically assigned to PCIe\*, SATA, or USB 3.2 via the SATA/PCIe\* and USB 3.2/PCIe\* Combo Port Soft Straps discussed in the SPI Programming Guide and through the Intel Flash Image Tool (FIT) tool.

# 21.5 Functional Description

Platform Controller Hub (PCH) based platforms require several single-ended and differential clocks to synchronize signal operations and data propagations system wide between many interfaces and across multiple clock domains. The PCH generates and provides this complete system clocking solution through its Integrated Clock Controller (ICC).

# 21.5.1 Interrupt Generation

The root port generates interrupts on behalf of hot-plug, power management, link bandwidth management, Link Equalization Request and link error events, when enabled. These interrupts can either be pin-based, or can be Message Signal Interrupt (MSI), when enabled.

When an interrupt is generated using the legacy pin, the pin is internally routed to the SoC interrupt controllers. The pin that is driven is based upon the setting of the STRPFUSECFG.PXIP configuration registers.

The Table below summarizes interrupt behavior for MSI and wire-modes. In the table "bits" refers to the hot-plug and PME interrupt bits.

#### Table 39. MSI Versus PCI IRQ Actions

| Interrupt Register        | Wire-Mode Action | MSI Action      |
|---------------------------|------------------|-----------------|
| All bits 0                | Wire inactive    | No action       |
| One or more bits set to 1 | Wire active      | Send<br>message |
|                           |                  | continued       |



| Interrupt Register                                                               | Wire-Mode Action | MSI Action      |
|----------------------------------------------------------------------------------|------------------|-----------------|
| One or more bits set to 1, new bit gets set to 1                                 | Wire active      | Send<br>message |
| One or more bits set to 1, software clears some (but not all) bits               | Wire active      | Send<br>message |
| One or more bits set to 1, software clears all bits                              | Wire inactive    | No action       |
| Software clears one or more bits, and one or more bits are set on the same clock | Wire active      | Send<br>message |

### 21.5.2 PCI Express\* Power Management

#### S3/S4/S5 Support

Software initiates the transition to S3/S4/S5 by performing an I/O write to the Power Management Control register in the SoC. After the I/O write completion has been returned to the processor, the Power Management Controller will signal each root port to send a PME\_Turn\_Off message on the downstream link. The device attached to the link will eventually respond with a PME\_TO\_Ack followed by sending a PM\_Enter\_L23 DLLP (Data Link Layer Packet) request to enter L23. The Express ports and Power Management Controller take no action upon receiving a PME\_TO\_Ack. When all the Express port links are in state L23, the Power Management Controller will proceed with the entry into S3/S3/S5.

Prior to entering S3, software is required to put each device into D3HOT. When a device is put into D3HOT, it will initiate entry into a L1 link state by sending a PM\_Enter\_L1 DLLP. Under normal operating conditions when the root ports sends the PME\_Turn\_Off message, the link will be in state L1. However, when the root port is instructed to send the PME\_Turn\_Off message, it will send it whether or not the link was in L1. Endpoints attached to the PCH can make no assumptions about the state of the link prior to receiving a PME\_Turn\_Off message.

#### **Device Initiated PM\_PME Message**

When the system has returned to a working state from a previous low power state, a device requesting service will send a PM\_PME message continuously, until acknowledged by the root port. The root port will take different actions depending upon whether this is the first PM\_PME that has been received, or whether a previous message has been received but not yet serviced by the operating system.

If this is the first message received (RSTS.PS), the root port will set RSTS.PS, and log the PME Requester ID into RSTS.RID. If an interrupt is enabled using RCTL.PIE, an interrupt will be generated. This interrupt can be either a pin or an MSI if MSI is enabled using MC.MSIE.

If this is a subsequent message received (RSTS.PS is already set), the root port will set RSTS.PP. No other action will be taken.

When the first PME event is cleared by software clearing RSTS.PS, the root port will set RSTS.PS, clear RSTS.PP, and move the requester ID into RSTS.RID.

If RCTL.PIE is set, an interrupt will be generated. If RCTL.PIE is not set, a message will be sent to the power management controller so that a GPE can be set. If messages have been logged (RSTS.PS is set), and RCTL.PIE is later written from a 0b

Doc. No.: 576591, Rev.: 1.2



to a 1b, an interrupt will be generated. This last condition handles the case where the message was received prior to the operating system re-enabling interrupts after resuming from a low power state.

#### **SMI/SCI Generation**

Interrupts for power management events are not supported on legacy operating systems. To support power management on non-PCI Express\* aware operating systems, PM events can be routed to generate SCI. To generate SCI, MPC.PMCE must be set. When set, a power management event will cause SMSCS.PMCS to be set.

Additionally, BIOS workaround for power management can be supported by setting MPC.PMME. When this bit is set, power management events will set SMSCS.PMMS, and SMI# will be generated. This bit will be set regardless of whether interrupts or SCI is enabled. The SMI# may occur concurrently with an interrupt or SCI.

### **Latency Tolerance Reporting (LTR)**

The root port supports the extended Latency Tolerance Reporting (LTR) capability. LTR provides a means for device endpoints to dynamically report their service latency requirements for memory access to the root port. Endpoint devices should transmit a new LTR message to the root port each time its latency tolerance changes (and initially during boot). The PCH uses the information to make better power management decisions. The processor uses the worst case tolerance value communicated by the PCH to optimize C-state transitions. This results in better platform power management without impacting endpoint functionality.

#### NOTE

Endpoint devices that support LTR must implement the reporting and enable mechanism detailed in the PCI-SIG "Latency Tolerance Reporting Engineering Change Notice" (www.pcisig.com).

### 21.5.3 Dynamic Link Throttling

Root Port supports dynamic link throttling as a mechanism to help lower the overall component power, ensuring that the component never operates beyond the thermal limit of the package. Dynamic link throttling is also used as a mechanism for ensuring that the ICCmax current rating of the voltage regulator is never exceeded. The target response time for this particular usage model is  $< 100 \, \mu s$ .

If dynamic link throttling is enabled, the link will be induced by the Root Port to enter TxL0s and RxL0s based on the throttle severity indication received. To induce the link into TxL0s, new TLP requests and opportunistic flow control update will be blocked. Eventually, in the absence of TLP and DLLP requests, the transmitter side of the link will enter TxL0s.

The periodic flow control update, as required by the PCI Express\* Base Specification is not blocked. However, the flow control credit values advertised to the component on the other side of the link will not be incremented, even if the periodic flow control update packet is sent. Once the other component runs out of credits, it will eventually enter TxL0s, resulting in the local receiver entering RxL0s.



Each of the Root Ports receives four throttle severity indications; T0, T1, T2, and T3. The throttling response for each of the four throttle severity levels can be independently configured in the Root Port TNPT.TSLxM register fields. This allows the duty cycle of the Throttling Window to be varied based on the severity levels, when dynamic link throttling is enabled.

A Throttling Window is defined as a period of time where the duty cycle of throttling can be specified. A Throttling Window is sub-divided into a Throttling Zone and a Non-Throttling Zone. The period of the Throttling Zone is configurable through the TNPT.TT field. Depending on the throttle severity levels, the throttling duration specified by the TNPT.TT field will be multiplied by the multipliers configurable through TNPT.TSLxM.

The period of the Throttling Window is configurable through the TNPT.TP field. The Throttling Window is always referenced from the time a new Throttle State change indication is received by the Root Port or from the time the throttling is enabled by the configuration register. The Throttling Window and Throttling Zone timers continue to behave the same as in L0 or L0s even if the link transitions to other LTSSM states, except for L1, L23\_Rdy and link down. For L1 case, the timer is allowed to be stopped and hardware is allowed to re-start the Throttling Window and the corresponding Throttling Zone timers on exit from L1.

### 21.5.4 Port 8xh Decode

The PCIe\* root ports will explicitly decode and claim I/O cycles within the 80h – 8Fh range when MPC.P8XDE is set. The claiming of these cycles are not subjected to standard PCI I/O Base/Limit and I/O Space Enable fields. This allows a POST-card to be connected to the Root Port either directly as a PCI Express device or through a PCI Express\* to PCI bridge as a PCI card.

Any I/O reads or writes will be forwarded to the link as it is. The device will need to be able to return the previously written value, on I/O read to these ranges. BIOS must ensure that at any one time, no more than one Root Port is enabled to claim Port 8xh cycles.

### 21.5.5 Separate Reference Clock with Independent SSC (SRIS)

The current PCI - SIG "PCI Express\* External Cabling Specification" (www.pcisig.com) defines the reference clock as part of the signals delivered through the cable. Inclusion of the reference clock in the cable requires an expensive shielding solution to meet EMI requirements.

The need for an inexpensive PCIe\* cabling solution for PCIe\* SSDs requires a cabling form factor that supports non-common clock mode with spread spectrum enabled, such that the reference clock does not need to be part of the signals delivered through the cable. This clock mode requires the components on both sides of a link to tolerate a much higher ppm tolerance of  $\sim 5600$  ppm compared to the PCIe\* Base Specification defined as 600 ppm.

Soft straps are needed as a method to configure the port statically to operate in this mode. This mode is only enabled if the SSD connector is present on the motherboard, where the SSD connector does not include the reference clock. No change is being made to PCIe\* add-in card form factors and solutions.

ASPM LOs is not supported in this form factor. The L1 exit latency advertised to software would be increased to 10 us. The root port does not support Lower SKP Ordered Set generation and reception feature defined in SRIS ECN.



#### 21.5.6 **Advanced Error Reporting**

The PCI Express\* Root Ports each provide basic error handling, as well as Advanced Error Reporting (AER) as described in the latest PCI Express\* Base Specification.

#### Single - Root I/O Virtualization (SR - IOV) 21.5.7

Alternative Routing ID Interpretation (ARI) and Access Control Services (ACS) are supported as part of the complementary technologies to enable SR - IOV capability.

#### Alternative Routing - ID Interpretation (ARI)

Alternative Routing - ID Interpretation (ARI) is a mechanism that can be used to extend the number of functions supported by a multi - function ARI device connected to the Root Port, beyond the conventional eight functions.

### **Access Control Services (ACS)**

ACS is defined to control access between different Endpoints and between different Functions of a multi -function device. ACS defines a set of control points to determine whether a TLP should be routed normally, blocked, or redirected.

#### 21.5.8 **SERR#** Generation

SERR# may be generated using two paths—through PCI mechanisms involving bits in the PCI header, or through PCI Express\* mechanisms involving bits in the PCI Express\* capability structure.

#### Figure 13. **Generation of SERR# to Platform**



#### 21.5.9 **Hot - Plug**

All PCIe\* Root Ports support Express Card 1.0 based hot - plug that performs the following:

- Presence Detect and Link Active Changed Support
- **Interrupt Generation Support**

#### **Presence Detection**

When a module is plugged in and power is supplied, the physical layer will detect the presence of the device, and the root port sets SLSTS.PDS and SLSTS.PDC. If SLCTL.PDE and SLCTL.HPE are both set, the root port will also generate an interrupt.



When a module is removed (using the physical layer detection), the root port clears SLSTS.PDS and sets SLSTS.PDC. If SLCTL.PDE and SLCTL.HPE are both set, the root port will also generate an interrupt.

#### **SMI/SCI** Generation

Interrupts for power - management events are not supported on legacy operating systems. To support power - management on non - PCI Express\* aware operating systems, power management events can be routed to generate SCI. To generate SCI, MPC.HPCE must be set. When set, enabled hot - plug events will cause SMSCS.HPCS to be set.

Additionally, BIOS workaround for hot - plug can be supported by setting MPC.HPME. When this bit is set, hot - plug events can cause SMI status bits in SMSCS to be set. Supported hot - plug events and their corresponding SMSCS bit are:

- Presence Detect Changed SMSCS.HPPDM
- Link Active State Changed SMSCS.HPLAS

When any of these bits are set, SMI# will be generated. These bits are set regardless of whether interrupts or SCI is enabled for hot - plug events. The SMI# may occur concurrently with an interrupt or SCI.

## 21.5.10 PCI Express\* Lane Polarity Inversion

The PCI Express\* Base Specification requires polarity inversion to be supported independently by all receivers across a Link—each differential pair within each Lane of a PCIe\* Link handles its own polarity inversion. Polarity inversion is applied, as needed, during the initial training sequence of a Lane. In other words, a Lane will still function correctly even if a positive (Tx+) signal from a transmitter is connected to the negative (Rx-) signal of the receiver. Polarity inversion eliminates the need to untangle a trace route to reverse a signal polarity difference within a differential pair and no special configuration settings are necessary in the PCH to enable it.

#### NOTE

The polarity inversion does not imply direction inversion or direction reversal; that is, the Tx differential pair from one device must still connect to the Rx differential pair on the receiving device, per the PCIe\* Base Specification. Polarity Inversion is not the same as "PCI Express\* Controller Lane Reversal".

### 21.5.11 Precision Time Measurement (PTM)

Hardware protocol for precise coordination of events and timing information across multiple upstream and downstream devices using Transaction Layer Protocol (TLP) Message Requests. Minimizes timing translation errors resulting in the increased coordination of events across multiple components with very fine precision.

All of the PCH PCIe\* Controllers and their assigned Root Ports support PTM where each Root Port can have PTM enabled or disabled individually from one another.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

External Design Specification, Volume 1 of 2

Doc. No.: 576591, Rev.: 1.2

Intel Confidential

113

Doc. No.: 576591, Rev.: 1.2



# 22.0 Power Management

## **22.1** Power Management

The Power Management Controller (PMC) is the PCH unit that handles all PCH power management related activities. This unit administers power management functions of the PCH including interfacing with other logic and controllers on the platform to perform power state transitions (such as SLP\_S5# and PLTRST#); configure and respond to wake events; aggregate and report latency tolerance information for devices/peripherals connected to and integrated into the PCH.

#### **NOTE**

In this document, Sx refers to S4/S5 states; Deep Sx refers to Deep S4/Deep S5 states.

## 22.2 Acronyms

| Acronyms | Description                         |
|----------|-------------------------------------|
| PMC      | Power Management Controller         |
| STR      | Suspend To RAM                      |
| PMIC     | Power Management Integrated Circuit |
| VR       | Voltage Regulator                   |

### 22.3 References

| Specification                                     | Location                      |
|---------------------------------------------------|-------------------------------|
| Advanced Configuration and Power Interface (ACPI) | http://www.acpi.info/spec.htm |

# 22.4 Signal Description

| Name             | Туре | Description                                                                                                                                                                                                                                                                                                                                 |
|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACPRESENT / GPD1 | I    | <b>ACPRESENT</b> : This input pin indicates when the platform is plugged into AC power or not. In addition to Intel <sup>®</sup> CSME to EC communication, the PCH uses this information to implement the Deep Sx policies. For example, the platform may be configured to enter Deep Sx when in S4 or S5 and only when running on battery. |
| BATLOW# / GPD0 I |      | <b>Battery Low</b> : An input from the battery to indicate that there is insufficient power to boot the system. Assertion will prevent wake from S4/S5 states or exit from Deep Sx state. This signal can also be enabled to cause an SMI# when asserted. This signal is multiplexed with GPD0.                                             |
|                  |      | Note: For any platform not using this pin functionality, this signal must be tied high to VCCDSW_3P3. An external pull-up resistor to VCCDSW_3P3 is required.                                                                                                                                                                               |



| Name                               | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CORE_VID0 / GPP_B0                 | 0    | PCH Core VID Bit 0: May connect to discrete VR on platform and used to control the VCCIN_AUX rail (FIVR input) voltage.  In default mode this pin is driven high ('1').                                                                                                                                                                                                                                                                                                                                                               |
| CORE_VID1 / GPP_B1                 | 0    | <b>PCH Core VID Bit 1</b> : May connect to discrete VR on platform and used to control the VCCIN_AUX rail (FIVR input) voltage.  In default mode this pin is driven high ('1').                                                                                                                                                                                                                                                                                                                                                       |
| CPU_C10_GATE# /<br>GPP_H18         | 0    | <b>External Power Gate</b> : Control for VCCIO, VCCSTG and VCCPLL_OC during C10. When asserted, VCCIO, VCCSTG and VCCPLL_OC can be 0 V, however the power good indicators for these rails must remain asserted.                                                                                                                                                                                                                                                                                                                       |
| DRAM_RESET#                        | OD   | System Memory DRAM Reset: Active low reset signal to DRAM.  Note: An external pull-up resistor to the DRAM power plane is required.                                                                                                                                                                                                                                                                                                                                                                                                   |
| DSW_PWROK                          | I    | <b>DeepSx Well PWROK</b> : Power OK Indication for the VCCDSW_3p3 voltage rail. This input is tied together with RSMRST# on platforms that do not support Deep Sx.                                                                                                                                                                                                                                                                                                                                                                    |
| LAN_WAKE# / GPD2                   | I    | <b>LAN WAKE</b> : An active low wake indicator from the Platform LAN Connect Device. <i>Note:</i> An external pull-up resistor is required.                                                                                                                                                                                                                                                                                                                                                                                           |
| LANPHYPC / GPD11                   | 0    | LAN PHY Power Control: LANPHYPC is used to indicate that power needs to be restored to the Platform LAN Connect Device.                                                                                                                                                                                                                                                                                                                                                                                                               |
| PCH_PWROK                          | I    | PCH Power OK: When asserted, PCH_PWROK is an indication to the PCH that all of its core power rails have been stable. The platform may drive asynchronously. When PCH_PWROK is de-asserted, the PCH asserts PLTRST#.  Note: PCH_PWROK must not glitch, even if RSMRST# is low.                                                                                                                                                                                                                                                        |
| DMCALEDT# / CDD D11                | T/OD | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PMCALERT# / GPP_B11                | I/OD | PMC Alert Pin: Supports USB-C* PD controller architecture.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PWRBTN# / GPD3                     | I    | <b>Power Button</b> : The Power Button may cause an SMI# or SCI to indicate a system request to go to a sleep state. If the system is already in a sleep state, this signal will cause a wake event. If PWRBTN# is pressed for more than 4 seconds (default; timing is configurable), this will cause an unconditional transition (power button override) to the S5 state. Override will occur even if the system is in the S4 states. This signal has an internal Pull-up resistor and has an internal 16 ms de-bounce on the input. |
|                                    |      | Note: Upon entry to S5 due to a power button override, if Deep Sx is enabled and conditions are met, the system will transition to Deep S5.                                                                                                                                                                                                                                                                                                                                                                                           |
| RSMRST#                            | I    | <b>Primary Well Reset</b> : This signal is used for resetting the primary power plane logic. This signal must be asserted for at least 10 ms after the primary power wells are valid. When de-asserted, this signal is an indication that the primary power wells are stable.                                                                                                                                                                                                                                                         |
| CLD A# / CDDC /TCL UD3             |      | SLP_A#: Signal asserted when the Intel CSME platform goes to M-Off or M3-PG. Depending on the platform, this pin may be used to control power to various devices that are part of the Intel CSME sub-system in the platform.  SLP_A# functionality can be utilized on the platform via either the physical pin or via the SLP_A# virtual wire over eSPI.                                                                                                                                                                              |
| SLP_A# / GPD6 (TGL UP3<br>Only)    | 0    | Note: On TGL UP3 platform, SLP_A# / GPD6 is a physical pin (package ball DR41).                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SLP_A# on GPP_E4 (TGL<br>UP4 Only) |      | Note: On TGL UP4 platform, SLP_A# functionality is implemented on GPP_E4 pin (package ball DG8). The pin is dedicated for SLP_A# functionality and controlled / owned by the Intel PMC firmware. Therefore, GPIO function is not available on this pin on TGL UP4 platform. The pin will behave as SLP_A# once the PMC FW is loaded. Prior to that point, the pin will be undriven as it defaults to GPI.                                                                                                                             |
| SLP_LAN#                           | 0    | <b>LAN Sub-System Sleep Control</b> : When SLP_LAN# is de-asserted it indicates that the Platform LAN Connect Device must be powered. When SLP_LAN# is asserted, power can be shut off to the Platform LAN Connect Device. SLP_LAN# will always be deasserted in S0 and anytime SLP_A# is de-asserted.                                                                                                                                                                                                                                |
| SLP_WLAN# /<br>GPD9                | 0    | <b>WLAN Sub-System Sleep Control</b> : When SLP_WLAN# is asserted, power can be shut off to the external wireless LAN device. SLP_WLAN# will always will be deasserted in S0.                                                                                                                                                                                                                                                                                                                                                         |
|                                    |      | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019 External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2 Intel Confidential 115

October 2019 Doc. No.: 576591, Rev.: 1.2



| Name                                            | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>SLP_S0#</b> / GPP_B12                        | 0    | <b>S0 Sleep Control</b> : When PCH is idle and processor is in C10 state, this pin will assert to indicate VR controller can go into a light load mode. This signal can also be connected to EC for other power management related optimizations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <b>SLP_S3#</b> / GPD4                           | 0    | <b>SLP_S3</b> :SLP_S3# is for power plane control. This signal shuts off power to all non-critical systems when in the S4, or S5 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <b>SLP_S4# /</b> GPD5                           | 0    | S4 Sleep Control: SLP_S4# is for power plane control. This signal shuts power to all non-critical systems when in the S4 or S5 state.  Note: This pin must be used to control the DRAM power in order to use the PCH DRAM power-cycling feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <b>SLP_S5# /</b> GPD10                          | 0    | S5 Sleep Control: SLP_S5# is for power plane control. This signal is used to shut power off to all non-critical systems when in the S5 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SLP_SUS#                                        | 0    | Deep Sx Indication: When asserted (driven low), this signal indicates PCH is in Deep Sx state where internal primary power is shut off for enhanced power saving. When de-asserted (driven high), this signal indicates exit from Deep Sx state and primary power can be applied to PCH. If Deep Sx is not supported, then this pin can be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SUSACK# / GPP_A3 /<br>SML1DATA                  | I    | SUSACK#: If Deep Sx is supported, the EC/motherboard controlling logic must change SUSACK# to match SUSWARN# once the EC/motherboard controlling logic has completed the preparations discussed in the description for the SUSWARN# pin.  Note: SUSACK# is only required to change in response to SUSWARN# if Deep Sx is supported by the platform.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SUSCLK / GPD8                                   | 0    | Suspend Clock: This clock is a digitally buffered version of the RTC clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SUSWARN# /<br>SUSPWRDNACK / GPP_A2 /<br>SML1CLK | 0    | SUSWARN#: This pin asserts low when the PCH is planning to enter the Deep Sx power state and remove Primary power (using SLP_SUS#). The EC/motherboard controlling logic must observe edges on this pin, preparing for primary well power loss on a falling edge and preparing for Primary well related activity (host/Intel CSME wakes and runtime events) on a rising edge. SUSACK# must be driven to match SUSWARN# once the above preparation is complete. SUSACK# should be asserted within a minimal amount of time from SUSWARN# assertion as no wake events are supported if SUSWARN# is asserted but SUSACK# is not asserted. Platforms supporting Deep Sx, but not wishing to participate in the handshake during wake and Deep Sx entry may tie SUSACK# to SUSWARN#.  This pin is multiplexed with SUSPWRDNACK since it is not needed in Deep Sx supported platforms. |
| SUSPWRDNACK/<br>SUSWARN# / GPP_A2 /             | 0    | SUSPWRDNACK: Active high. Asserted by the PCH on behalf of the Intel CSME when it does not require the PCH Primary well to be powered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SML1CLK  SX_EXIT_HOLDOFF#/                      | I    | Platforms are not expected to use this signal when the PCH Deep Sx feature is used.  Sx Exit Holdoff Delay: Delay exit from Sx state after SLP_A# is de-asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GPP_H3 / CNV_BT_I2S_SDO  SYS_PWROK              | I    | System Power OK: This generic power good input to the PCH is driven and utilized in a platform-specific manner. While PCH_PWROK always indicates that the core wells of the PCH are stable, SYS_PWROK is used to inform the PCH that power is stable to some other system component(s) and the system is ready to start the exit from reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SYS_RESET#                                      | I    | System Reset: This pin forces an internal reset after being de-bounced.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VRALERT# / GPP_B2                               | I    | VR Alert: ICC Max. throttling indicator from the PCH voltage regulators. VRALERT# pin allows the VR to force PCH throttling to prevent an over current shutdown. PMC_Tstate[1:0] is a bus generated by the PMC based on the VRALERT# and messages from the processor. The messages from the processor allows the processor to constrain the PCH to a particular power budget.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| WAKE#                                           | I/OD | PCI Express* Wake Event in Sx: Input Pin in Sx. Sideband wake signal on PCI Express* asserted by components requesting wake up.  Note: This is Output pin during S0ix states hence this pin can not be used to wake up the system during S0ix states.  continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Name           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                      |  |
|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                |      | Note: An external pull-up resistor is required.                                                                                                                                                                                                                                                                                                                                  |  |
| VCCST_OVERRIDE | 0    | VccST Override: Signal that allows the PCH to keep VCCST powered ON (in case VCCST is powered down) for USB-C wake capability.                                                                                                                                                                                                                                                   |  |
| VCCST_PWRGD    | 0    | <b>VccST Power Good</b> : When asserted, an indicator to the processor this rail is now supplied by the integrated FIVR in the PCH.                                                                                                                                                                                                                                              |  |
| SPIVCCIOSEL    | I    | 3.3 V or 3.0 V Select: The platform must strap this signal high if the PCH's VCCDSW_3P3 rail is 3.0 V +/-5%; else the PCH's VCCDSW_3P3 rail is 3.3 V +/- 5%.  Note: When strapped for 3.0 V operation, it is expected that the rest of the platform's 3.3 V rails are at 3.0 V (e.g. the battery is a 1S configured battery) and that components can function properly at 3.0 V. |  |

# 22.5 Integrated Pull-Ups and Pull-Downs

| Signal                             | Resistor Type | Value             | Notes |  |
|------------------------------------|---------------|-------------------|-------|--|
| ACPRESENT / GPD1                   | Pull-down     | 15 kohm - 40 kohm | 1     |  |
| LAN_WAKE# / GPD2                   | Pull-down     | 15 kohm - 40 kohm | 1     |  |
| PWRBTN# / GPD3                     | Pull-up       | 20 kohm +/- 30%   |       |  |
| SUSACK# / GPP_C7 / SML1DATA        | Pull-up       | 20 kohm+/- 30%    |       |  |
| WAKE#                              | Pull-down     | 15 kohm - 40 kohm | 1     |  |
| Tollidowii 13 Kollili 40 Kollili 1 |               |                   |       |  |

#### Note: 1. Pull-down is configurable and can be enabled in Deep Sx state; refer to DSX\_CFG register for more details.

# 22.6 I/O Signal Planes and States

| Signal Name                  | Power<br>Plane | During Reset <sup>18</sup> | Immediately after Reset <sup>18</sup> | S4/S5               | Deep Sx                                     |
|------------------------------|----------------|----------------------------|---------------------------------------|---------------------|---------------------------------------------|
| ACPRESENT <sup>6,10,15</sup> | DSW            | Undriven /Driven<br>Low4   | Undriven                              | Undriven            | Undriven/Internal<br>Pull-down <sup>8</sup> |
| BATLOW#                      | DSW            | Undriven                   | Undriven                              | Undriven            | OFF                                         |
| CORE_VIDO11,17               | Primary        | Driven High                | Driven High                           | Driven High         | OFF                                         |
| CORE_VID111,17               | Primary        | Driven High                | Driven High                           | Driven High         | OFF                                         |
| CPU_C10_GATE# 1,17           | Primary        | Undriven <sup>19</sup>     | Undriven<br>19                        | Driven Low          | OFF                                         |
| DRAM_RESET# 14               | DSW            | Undriven                   | Undriven                              | Undriven            | Undriven                                    |
| DSW_PWROK                    | RTC            | Undriven                   | Undriven                              | Undriven            | Undriven                                    |
| SPIVCCIOSEL                  | DSW            | Undriven                   | Undriven                              | Undriven            | Undriven                                    |
| LAN_WAKE# <sup>15</sup>      | DSW            | Undriven                   | Undriven                              | Undriven            | Undriven/Internal<br>Pull-down <sup>8</sup> |
| LANPHYPC <sup>10,16</sup>    | DSW            | Driven Low                 | Driven Low                            | Driven Low          | Driven Low                                  |
| PCH_PWROK                    | RTC            | Undriven                   | Undriven                              | Undriven            | Undriven                                    |
| PLTRST# 16                   | Primary        | Driven Low                 | Driven High                           | Driven Low          | OFF                                         |
| PWRBTN# <sup>15</sup>        | DSW            | Internal<br>Pull-up        | Internal<br>Pull-up                   | Internal<br>Pull-up | Internal<br>Pull-up                         |
|                              |                |                            |                                       |                     | continued                                   |

October 2019 Doc. No.: 576591, Rev.: 1.2



| Signal Name               | Power<br>Plane | During Reset <sup>18</sup> | Immediately after Reset <sup>18</sup> | S4/S5                                    | Deep Sx                                  |
|---------------------------|----------------|----------------------------|---------------------------------------|------------------------------------------|------------------------------------------|
| RSMRST#                   | RTC            | Undriven                   | Undriven                              | Undriven                                 | Undriven                                 |
| SLP_A# <sup>6,16</sup>    | DSW            | Driven Low                 | Driven High                           | Driven High/<br>Driven Low <sup>12</sup> | Driven High/<br>Driven Low <sup>12</sup> |
| SLP_LAN# 6,14             | DSW            | Driven Low                 | Driven Low                            | Driven High/<br>Driven Low <sup>7</sup>  | Driven High/<br>Driven Low <sup>7</sup>  |
| SLP_S0# 1                 | Primary        | Driven High                | Driven High                           | Driven High                              | OFF                                      |
| SLP_S3# 6,16              | DSW            | Driven Low                 | Driven High                           | Driven Low                               | Driven Low                               |
| SLP_S4# <sup>6,16</sup>   | DSW            | Driven Low                 | Driven High                           | Driven High/<br>Driven Low <sup>2</sup>  | Driven High/<br>Driven Low <sup>9</sup>  |
| SLP_S5# <sup>6,16</sup>   | DSW            | Driven Low                 | Driven High                           | Driven High/<br>Driven Low <sup>3</sup>  | Driven High/<br>Driven Low <sup>9</sup>  |
| SLP_SUS# 6,14             | DSW            | Driven Low                 | Driven High                           | Driven High                              | Driven Low                               |
| SLP_WLAN# <sup>6,16</sup> | DSW            | Driven Low                 | Driven Low                            | Driven High/<br>Driven Low <sup>7</sup>  | Driven High/<br>Driven Low <sup>7</sup>  |
| SUSACK# 15                | Primary        | Internal<br>Pull-up        | Internal<br>Pull-up                   | Internal<br>Pull-up                      | OFF                                      |
| SUSCLK <sup>10,16</sup>   | DSW            | Driven Low                 | Toggling                              | Toggling                                 | Toggling <sup>10</sup>                   |
| SUSWARN#/SUSPWRDNACK      | Primary        | Driven Low                 | Driven Low                            | Driven Low5                              | OFF                                      |
| SX_EXIT_HOLDOFF# 15       | Primary        | Undriven                   | Undriven                              | Undriven                                 | OFF                                      |
| SYS_PWROK 13              | Primary        | Undriven                   | Undriven                              | Undriven                                 | OFF                                      |
| SYS_RESET#                | Primary        | Undriven                   | Undriven                              | Undriven                                 | OFF                                      |
|                           | _              | <b>,</b>                   | •                                     | <u> </u>                                 | continued                                |



| Signal Name         | Power<br>Plane | During Reset <sup>18</sup> | Immediately after Reset <sup>18</sup> | S4/S5    | Deep Sx                        |
|---------------------|----------------|----------------------------|---------------------------------------|----------|--------------------------------|
| VR_ALERT# 15        | Primary        | Undriven                   | Undriven                              | Undriven | OFF                            |
| WAKE# <sup>13</sup> | DSW            | Undriven                   | Undriven                              | Undriven | Undriven/Internal<br>Pull-down |

Notes: 1. Driven High during S0 and driven Low during S0i3 when all criteria for assertion are met.

- 2. SLP\_S4# is driven low in S4/S5.
- 3. SLP\_S5# is driven high in S4, driven low in S5.
- 4. In non-Deep Sx mode, pin is driven low.
- 5. Based on wake events and Intel® CSME state. SUSPWRDNACK is always '0' while in M0 or M3, but can be driven to '0' or '1' while in Moff state. SUSPWRDNACK is the default mode of operation. If Deep Sx is supported, then subsequent boots will default to SUSWARN#.
- 6. The pin requires glitch-free output sequence. The pad should only be pulled low momentarily when the corresponding buffer power supply is not stable.
- 7. Based on wake event and Intel CSME state.
- 8. Pull-down is configurable and can be enabled in Deep Sx state; refer to DSX\_CFG register for more details.
- 9. When platform enters Deep Sx, the SLP\_S4# and SLP\_S5# pin will retain the value it held prior to Deep Sx entry.
- 10.Internal weak pull-down resistor is enabled during power sequencing, but configurable (pull-up/pull-down/none) after boot.
- 11. The CORE\_VID pins defaults to `1' and will be driven to `1' to reflect that VCCPRIM\_CORE voltage will support 1.8 V. The VID able to change to 1.8 V/1.65 V/1.1 V/0 V based on the CPU and the state.
- 12. Pin state is a function of whether the platform is configured to have Intel CSME on or off in Sx.
- 13. Output High-Z, not glitch free.
- 14. Output High-Z, glitch free with ~1 k Pull-down during respective power sequencing
- 15. Output High-Z, not glitch free.
- 16. Output High-Z, glitch free with ~20 k Pull-down during respective power sequencing.
- 17. Output High-Z, glitch free with ~20 k Pull-up during respective power sequencing.
- 18. Reset reference for primary well pins is RSMRST#, DSW well pins is DSW\_PWROK, and RTC well pins is RTCRST#.
- 19.Sx can be optionally be high when RSMRST# is high and the buffer moves to its native mode at which point it will become low.

# 22.7 Functional Description

This chapter has the following sections:

- Features
- PCH S0 Low Power
- Power Management Sub-state
- PCH and System Power States
- SMI#/SCI Generation
- C-States
- Sleep States
- Event Input Signals and Their Usage
- ALT Access Mode
- System Power Supplies, Planes, and Signals
- Reset Behavior

Doc. No.: 576591, Rev.: 1.2



#### **22.7.1 Features**

- Support for Advanced Configuration and Power Interface (ACPI) providing power and thermal management
  - ACPI 24-Bit Timer SCI and SMI# Generation
- PCI PME# signal for Wake Up from Low-Power states
- System Sleep State Control

\_

- ACPI S4 state Suspend-to-Disk (STD)
- ACPI G2/S5 state Soft Off (SOFF)
- Power Failure Detection and Recovery
- Deep Sx
- Intel ® CSME Power Management Support
  - Wake events from the Intel (R) CSME (enabled from all S-States including Catastrophic S5 conditions)
- SLP\_S0# signal for external platform VR power gating or EC power management handling during lower power conditions.

### 22.7.2 PCH S0 Low Power

The PCH has many independent functions and I/O interfaces making power management a highly distributive task. The first level of power management is to control the independent resources and the best place to do that is in the controllers. The second level of power management is to control the shared resources, which requires communication amongst the users of the shared resources.

The PCH power states are a combination of first level and second level power management functions. The "deeper" the power state, meaning the lower power required, generally means that more resources are disabled.

#### **PCH S0 Low Power State Definition**

A high level description of the global PCH low power states are described in below table. This table does not discuss the conditions to enter into these states, only the summary of the PCH power actions that are taken. These states are also not rigid definitions of actual HW states meaning that there are not specific flows to enter into LPx states. Most of the power management on the PCH is done autonomously by the I/O interface's controller and is not globally controlled.

#### Table 40. PCH Low Power State

| Power State | Description                                                             | CPU Package State | Power Action                                                                                                                                                                                                            |
|-------------|-------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LP1         | Fully running S0 with aggressive opportunistic power management actions | CO                | <ul> <li>OPI L1 and PLL shutdown</li> <li>Individual PLL shutdown<sup>1</sup></li> <li>Internal power gating of<br/>PCH controllers<sup>2</sup></li> <li>Internal HSIO per lane<br/>power gating<sup>3</sup></li> </ul> |
| LP2         | Pervasively Idle S0 and Root<br>PLLs are off                            | C6 or deeper      | All actions from LP1 +                                                                                                                                                                                                  |
|             | •                                                                       | ·                 | continued                                                                                                                                                                                                               |



| Power State | Description | CPU Package State | Power Action                                                                        |
|-------------|-------------|-------------------|-------------------------------------------------------------------------------------|
|             |             |                   | Main PLL and OC PLL<br>shutdown                                                     |
| LP3         | Idle Floor  | C10               | All actions from LP2 +  • XTAL shutdown  • SLP_S0#  • VCCPRIM_CORE Low Voltage Mode |

Notes: 1. Individual PLL shutdown - Each I/O interface when becoming sufficiently idle (typically requiring a minimum link power state) can have its respective I/O PLL be shutdown dynamically. This includes PCIe\* Gen3, SATA, USB 2.0 and MIPI.

2. Internal Power Gating of PCH controllers - Each host controller (that is, xHCI, AHCI), PCIe\* root port or embedded subsystem (ISH, Intel® CSME, Audio) when becoming sufficiently idle can autonomously power gate its core digital logic and local memory arrays. xHCI power gating is on a per port basis.

#### 24 MHz Crystal Shutdown

When the CPU and system are in a power management state that can tolerate gating the 24 MHz crystal clock, this circuit can be powered down. This occurs when the processor enters C10 state, the PCH is in LP3 and all other consumers of the 24 MHz XTAL de-assert their clock request.

#### **External Power Gating for MPHY/SRAM**

External power gating for the MPHY and SRAM supply for additional power savings during connected standby states can be implemented by using EXT\_PWR\_GATE# to control a FET gating off the supply to PCH. The ramp time of the FET can be controlled via MODPHY\_PM\_CFG3.

### CPU\_C10\_GATE#

When asserted, CPU\_C10\_GATE# is the indication to the system that the processor is entering C10 and can handle the voltages on the VCCIO, VCCSTG and VCCPLL OC rails being lowered to 0V. When de-asserted, the VCCIO and VCCSTG rails must ramp back up to their operational voltage levels. The power good indicators for these rails must still be asserted high when these rails are lowered to 0V during CPU C10 GATE# assertion and while these rails ramp back up to their operational levels after CPU C10 GATE# de-assertion.

#### NOTE

VCCIO, VCCSTG and VCCPLL\_OC are processor power rails.

#### SLP SO#

SLP S0# is the indication to the system to enter the deterministic idle state (S0i3). This is a PCH hardware controlled output pin. This signal is defined as active low which means a 0V indicates the deterministic idle state. Additional power saving steps such as VPCLVM may happen during this state.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



#### VCCPRIM\_CORE Low Voltage Mode (VPCLVM)

When SLP\_SO# asserts and the PCH enters the deterministic idle state, the power supplied to the VCCPRIM\_CORE rail can transition to a lower 0.75V with tolerance of +60mV/-40mV to further reduce the PCH idle power. PMIC or discrete VR solutions that support this low voltage mode would use the SLP\_SO# input assertion as indication of entry into VPCLVM and de-assertion as an indication to exit VPCLVM.

#### **NOTE**

The VCCPRIM\_CORE voltage level during VPMLVM is lower than the active 1.05 V voltage level.

### 22.7.3 Power Management Sub-state

#### **S0ix State Enable**

If a platform wants to disbale certain S0ix states, BIOS can do so by modifying the LPM\_EN register. The mapping of S0ix states to bits in the LPM\_EN register are given below:

#### Table 41. LPM\_EN Register Mapping

| Bit Number | S0ix State | Required Implementation <sup>1</sup>                                                                  |
|------------|------------|-------------------------------------------------------------------------------------------------------|
| 0          | S0i2.0     | None <sup>2</sup>                                                                                     |
| 1          | S0i2.1     | None <sup>2</sup>                                                                                     |
| 2          | S0i2.2     | EXT_PWR_GATE# controlled FET to gate internal power plane for the HSIO core and sucpend logic.        |
| 3          | S0i3.0     | None <sup>2</sup>                                                                                     |
| 4          | S0i3.1     | None <sup>2</sup>                                                                                     |
| 5          | S0i3.2     | None <sup>2</sup>                                                                                     |
| 6          | S0i3.3     | EXT_PWR_GATE# controlled FET to gate internal power plane for the HSIO core and suspend logic.        |
| 7          | S0i3.4     | EXT_PWR_GATE# controlled FET to gate internal power plane for SRAMs and integrated system clock PLLs. |

#### NOTE

- 1. Other board capabilities such as power control for RTD3 cold may be implicitly required to satisfy requirements.
- 2. For external bypass voltage selection, VNN\_CTRL and V1P05\_CTRL can be used to select the external bypass.

#### **Table 42.** Power Management Sub-State

| Base State | Sub-state | Internal power plane for internal units that is not required during S0ix | Internal power<br>plane for the HSIO<br>core and suspend<br>logic | Internal power plane for gated SRAMs and integrated system clock PLLs |  |  |
|------------|-----------|--------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|
| S0i1.0     | S0i1.1    | OFF                                                                      | ON                                                                | ON                                                                    |  |  |
| continued  |           |                                                                          |                                                                   |                                                                       |  |  |



| S0i2.0 | S0i2.1 | OFF | ON  | ON  |
|--------|--------|-----|-----|-----|
|        | S0i2.2 | OFF | OFF | ON  |
| S0i3.0 | S0i3.1 | OFF | ON  | ON  |
|        | S0i3.2 | OFF | ON  | ON  |
|        | S0i3.3 | OFF | OFF | ON  |
|        | S0i3.4 | OFF | OFF | OFF |

### NOTE

S0ix is a base state when all power planes are on. For S0i3.2, and S0i3.3, the internal active power planes will be margined down from 1.05 V to 0.95 V.

## 22.7.4 PCH and System Power States

The table below shows the power states defined for PCH-based platforms. The state names generally match the corresponding ACPI states.

### Table 43. General Power States for Systems Using the PCH

| State /<br>Substates | Legacy Name/Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G0/S0/C0             | <b>Full On</b> : Processor operating. Individual devices may be shut down or be placed into lower power states to save power.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| G0/S0/Cx             | <b>Cx States</b> : C states are processor power states within the S0 system state that provide for various levels of power savings on the processor. The processor manages C states itself. The actual C state is not passed to the PCH. Only C state related messages are sent to the PCH and PCH will base its behavior on the actual data passed.                                                                                                                                                                                                                                |
| G1/S4                | <b>Suspend-To-Disk (STD):</b> The context of the system is maintained on the disk. All power is then shut off to the system except for the logic required to resume.                                                                                                                                                                                                                                                                                                                                                                                                                |
| G2/S5                | <b>Soft Off (SOFF):</b> System context is not maintained. All power is shut off except for the logic required to restart. A full boot is required when waking.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| S0ix                 | <b>SO Idle States:</b> Processor PKG C states and platform latency tolerance will allow the PCH to decide when to take aggressive power management actions.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Deep Sx              | <b>Deep Sx:</b> An optional low power state where system context may or may not be maintained depending upon entry condition. All power is shut off except for minimal logic that allows exiting Deep Sx. If Deep Sx state was entered from S4 state, then the resume path will place system back into S4. If Deep Sx state was entered from S5 state, then the resume path will place system back into S5.                                                                                                                                                                         |
| G3                   | Mechanical OFF (M-Off): System context not maintained. All power is shut off except for the RTC. No "Wake" events are possible. This state occurs if the user removes the main system batteries in a mobile system, turns off a mechanical switch, or if the system power supply is at a level that is insufficient to power the "waking" logic. When system power returns, transition will depend on the state just prior to the entry to G3 and the AFTERG3_EN bit in the General Power Management Configuration (GEN_PMCON). Refer to table System Power Plane for more details. |

The table below shows the transitions rules among the various states.

Doc. No.: 576591, Rev.: 1.2



#### **NOTE**

Transitions among the various states may appear to temporarily transition through intermediate states. For example, in going from S0 to S5, it may appear to pass through the G1//S4 state. These intermediate transitions and states are not listed in the table below.

#### **Table 44.** State Transition Rules for the PCH

| <b>Present State</b> | Transition Trigger                                                                                                                                                                   | Next State                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| G0/S0/C0             | DMI Msg     SLP_EN bit set     Power Button Override <sup>3,5</sup> Mechanical Off/Power Failure                                                                                     | <ul> <li>G0/S0/Cx</li> <li>, G1/S4, or G2/S5 state</li> <li>G2/S5</li> <li>G3</li> </ul>                                     |
| G0/S0/Cx             | DMI Msg     Power Button Override <sup>3,5</sup> Mechanical Off/Power Failure                                                                                                        | • G0/S0/C0<br>• S5<br>• G3                                                                                                   |
| G1/S4                | <ul> <li>Any Enabled Wake Event</li> <li>Power Button Override<sup>3,5</sup></li> <li>Conditions met as described in Section 22.7.2</li> <li>Mechanical Off/Power Failure</li> </ul> | <ul> <li>G0/S0/C0<sup>2</sup></li> <li>G2/S5</li> <li>Deep S4</li> <li>G3</li> </ul>                                         |
| G2/S5                | Any Enabled Wake Event     Conditions met as described in Section 22.7.2     Mechanical Off/Power Failure                                                                            | <ul> <li>G0/S0/C0<sup>2</sup></li> <li>Deep S5</li> <li>G3</li> </ul>                                                        |
| G2/Deep Sx           | Any Enabled Wake Event     ACPRESENT Assertion     Mechanical Off/Power Failure     Power Button Override                                                                            | <ul> <li>G0/S0/C0<sup>2</sup></li> <li>G1/S4 or G2/S5 (Refer to <b>Section 22.7.2</b>)</li> <li>G3</li> <li>G2/S5</li> </ul> |
| G3                   | Power Returns                                                                                                                                                                        | S0/C0 (reboot) or G2/S5 <sup>4</sup> (stay off until<br>power button pressed or other wake<br>event) <sup>1,2</sup>          |

Notes: 1. Some wake events can be preserved through power failure.

- 2. Transitions from the -S4-S5 states to the S0 state are deferred until BATLOW# is inactive.
- 3. Includes all other applicable types of events that force the host into and stay in G2/S5.
- 4. If the system was in G1/S4 before G3 entry, then the system will go to S0/C0 or G1/S4.
- 5. Upon entry to S5 due to a power button override, if Deep S5 is enabled and conditions are met per section 22.7.2 , the system will transition to Deep S5.

#### **System Power Planes**

The system has several independent power planes, as described in the table below.

#### **NOTE**

When a particular power plane is shut off, it should go to a 0 V level.



#### **Table 45.** System Power Plane

| Plane                                                                    | Controlled By                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processor                                                                | SLP_S3# signal                   | The SLP_S3# signal can be used to cut the power to the processor completely.                                                                                                                                                                                                                                                                                                                                                                                                 |
| Main<br>(Applicable to<br>Platform, PCH<br>does not have<br>a Main well) | SLP_S3# signal                   | When SLP_S3# goes active, power can be shut off to any circuit not required to wake the system  The processor, PCI Express* will typically be power-gated when the Main power plane is shut down, although there may be small subsections powered.  Note: The PCH power is not controlled by the SLP_S3# signal, but instead by the SLP_SUS# signal.                                                                                                                         |
| Memory                                                                   | SLP_S4# signal<br>SLP_S5# signal | When SLP_S4# goes active, power can be shut off to any circuit not required to wake the system from the S4. Since the memory context does not need to be preserved in the S4 state, the power to the memory can also be shut down.  When SLP_S5# goes active, power can be shut off to any circuit not required to wake the system from the S5 state. Since the memory context does not need to be preserved in the S5 state, the power to the memory can also be shut down. |
| Intel® CSME                                                              | SLP_A#                           | SLP_A# signal is asserted when the Intel CSME goes to M-Off or M3-PG. Depending on the platform, this pin may be used to control power to various devices that are part of the Intel CSME sub-system in the platform.                                                                                                                                                                                                                                                        |
| LAN                                                                      | SLP_LAN#                         | This signal is asserted in Sx/M-Off or Sx/M3-PG when both host and Intel CSME WoL are not supported. This signal can be use to control power to the Platform LAN Connect Device.                                                                                                                                                                                                                                                                                             |
| Primary Well                                                             | SLP_SUS#                         | This signal is asserted when the Primary rails can be externally shut off for enhanced power saving.                                                                                                                                                                                                                                                                                                                                                                         |
| VCCIO and VCCSTG                                                         | CPU_C10_GATE#                    | This signal is asserted when the processor enters C10 and can handle VCCIO, VCCSTG and VCCPLL_OC being lowered to 0 V.                                                                                                                                                                                                                                                                                                                                                       |
| DEVICE[n]                                                                | Implementation<br>Specific       | Individual subsystems may have their own power plane. For example, GPIO signals may be used to control the power to disk drives, audio amplifiers, or the display screen.                                                                                                                                                                                                                                                                                                    |

### 22.7.5 SMI#/SCI Generation

Upon any enabled SMI event taking place while the End of SMI (EOS) bit is set, the PCH will clear the EOS bit and assert SMI to the processor, which will cause it to enter SMM space. SMI assertion is performed using a Virtual Legacy Wire (VLW) message.

Once the SMI VLW has been delivered, the PCH takes no action on behalf of active SMI events until Host software sets the End of SMI (EOS) bit. At that point, if any SMI events are still active, the PCH will send another SMI VLW message.

The SCI is a level-mode interrupt that is typically handled by an ACPI-aware operating system. In non-APIC systems (which is the default), the SCI IRQ is routed to one of the 8259 interrupts (IRQ 9, 10, or 11). The 8259 interrupt controller must be programmed to level mode for that interrupt.

In systems using the APIC, the SCI can be routed to interrupts 9, 10, 11, 20, 21, 22, or 23. The interrupt polarity changes depending on whether it is on an interrupt shareable with a PIRQ or not. The interrupt remains asserted until all SCI sources are removed.

The table below shows which events can cause an SMI and SCI.

Doc. No.: 576591, Rev.: 1.2



### NOTE

Some events can be programmed to cause either an SMI or SCI. The usage of the event for SCI (instead of SMI) is typically associated with an ACPI-based system. Each SMI or SCI source has a corresponding enable and status bit.

Table 46. Causes of SMI and SCI

| Cause                                                                | SCI | SMI | Additional Enables (Note 1)            | Where Reported       |
|----------------------------------------------------------------------|-----|-----|----------------------------------------|----------------------|
| PME#                                                                 | Yes | Yes | PME_EN=1                               | PME_STS              |
| PME_B0 (Internal, Bus 0, PME-Capable Agents)                         | Yes | Yes | PME_B0_EN=1                            | PME_B0_STS           |
| PCI Express* PME Messages                                            | Yes | Yes | PCI_EXP_EN=1 (Not enabled for SMI)     | PCI_EXP_STS          |
| PCI Express* Hot-Plug Message                                        | Yes | Yes | HOT_PLUG_EN=1<br>(Not enabled for SMI) | HOT_PLUG_STS         |
| Power Button Press                                                   | Yes | Yes | PWRBTN_EN=1                            | PWRBTN_STS           |
| Power Button Override (Note 6)                                       | Yes | No  | None                                   | PWRBTNOR_STS         |
| RTC Alarm                                                            | Yes | Yes | RTC_EN=1                               | RTC_STS              |
| ACPI Timer overflow (2.34 seconds)                                   | Yes | Yes | TMROF_EN=1                             | TMROF_STS            |
| GPIO                                                                 | Yes | Yes | Refer to Note 8                        |                      |
| LAN_WAKE#                                                            | Yes | Yes | SCI_EN=0, LAN_WAKE_EN=1                | LAN_WAKE_STS         |
| TCO SCI message from processor                                       | Yes | No  | None                                   | CPUSCI_STS           |
| TCO SCI Logic                                                        | Yes | No  | TCOSCI_EN=1                            | TCOSCI_STS           |
| TCO SMI Logic                                                        | No  | Yes | TCO_EN=1                               | TCO_STS              |
| TCO SMI - Year 2000 Rollover                                         | No  | Yes | None                                   | NEWCENTURY_STS       |
| TCO SMI - TCO TIMEROUT                                               | No  | Yes | None                                   | TIMEOUT              |
| TCO SMI – OS writes to TCO_DAT_IN register                           | No  | Yes | None                                   | OS_TCO_SMI           |
| TCO SMI – NMI occurred (and NMIs mapped to SMI)                      | No  | Yes | NMI2SMI_EN=1                           | TCO_STS, NMI2SMI_STS |
| TCO SMI – INTRUDER# signal goes active                               | No  | Yes | INTRD_SEL=10                           | INTRD_DET            |
| TCO SMI – Changes of the WPD (Write Protect Disable) bit from 0 to 1 | No  | Yes | LE (Lock Enable)=1                     | BIOSWR_STS           |
| TCO SMI – Write attempted to BIOS                                    | No  | Yes | WPD=0                                  | BIOSWR_STS           |
| BIOS_RLS written to 1 (Note 7)                                       | Yes | No  | GBL_EN=1                               | GBL_STS              |
| GBL_RLS written to                                                   | No  | Yes | BIOS_EN=1                              | BIOS_STS             |
| Write to B2h register                                                | No  | Yes | APMC_EN = 1                            | APM_STS              |
| Periodic timer expires                                               | No  | Yes | PERIODIC_EN=1                          | PERIODIC_STS         |
| 64 ms timer expires                                                  | No  | Yes | SWSMI_TMR_EN=1                         | SWSMI_TMR_STS        |
| Enhanced USB Legacy Support Event                                    | No  | Yes | LEGACY_USB2_EN = 1                     | LEGACY_USB2_STS      |
|                                                                      |     |     |                                        | continued            |



| Cause                                            | SCI | SMI | Additional Enables (Note 1)                       | Where Reported                    |
|--------------------------------------------------|-----|-----|---------------------------------------------------|-----------------------------------|
| Serial IRQ SMI reported                          | No  | Yes | None                                              | SERIRQ_SMI_STS                    |
| Device monitors match address in its range       | No  | Yes | Refer to DEVTRAP_STS register description         | DEVTRAP_STS                       |
| SMBus Host Controller                            | No  | Yes | SMB_SMI_EN, Host Controller<br>Enabled            | SMBus host status reg.            |
| SMBus Slave SMI message                          | No  | Yes | None                                              | SMBUS_SMI_STS                     |
| SMBus SMBALERT# signal active                    | No  | Yes | None                                              | SMBUS_SMI_STS                     |
| SMBus Host Notify message received               | No  | Yes | HOST_NOTIFY_INTREN                                | SMBUS_SMI_STS,<br>HOST_NOTIFY_STS |
| BATLOW# assertion                                | Yes | Yes | BATLOW_EN=1                                       | BATLOW_STS                        |
| Access microcontroller 62h/66h                   | No  | Yes | MCSMI_EN                                          | MCSMI_STS                         |
| SLP_EN bit written to 1                          | No  | Yes | SMI_ON_SLP_EN=1                                   | SMI_ON_SLP_EN_STS                 |
| SPI Command Completed                            | No  | Yes | None                                              | SPI_SMI_STS                       |
| eSPI SCI/SMI Request                             | Yes | Yes | eSPI_SCI_EN                                       | eSPI_SCI_STS<br>eSPI_SMI_STS      |
| Software Generated GPE                           | Yes | Yes | SWGPE_EN=1                                        | SWGPE_STS                         |
| Intel® CSME                                      | Yes | Yes | CSME_SCI_EN=1<br>CSME_SCI_EN=0;<br>CSME_SMI_EN=1; | CSME_SCI_STS<br>CSME_SMI_STS      |
| GPIO Lockdown Enable bit changes from `1' to `0' | No  | Yes | GPIO_UNLOCK_SMI_EN=1                              | GPIO_UNLOCK_SMI_STS               |
| USB 3.2 (xHCI) SMI Event                         | No  | Yes | xHCI_SMI_EN=1                                     | xHCI_SMI_STS                      |
| Wake Alarm Device Timer                          | Yes | Yes | WADT_EN                                           | WADT_STS                          |
| ISH                                              | Yes | No  | ISH_EN                                            | ISH_STS                           |
| RTC update-in-progress                           | No  | Yes | Refer EDS Vol2, CDI#571034                        | RTC_UIP_SMI_STS                   |
| SIO SMI events                                   | No  | Yes | SIP_SMI_EN                                        | SIO_SMI_STS                       |
| scc                                              | No  | Yes | SCC_SMI_EN                                        | SCC_SMI_STS                       |

Notes: 1. SCI\_EN must be 1 to enable SCI, except for BIOS\_RLS. SCI\_EN must be 0 to enable SMI.

- 2. SCI can be routed to cause interrupt 9:11 or 20:23 (20:23 only available in APIC mode).
- 3. GBL\_SMI\_EN must be 1 to enable SMI.
- 4. EOS must be written to 1 to re-enable SMI for the next 1.
- 5. The PCH must have SMI fully enabled when the PCH is also enabled to trap cycles. If SMI is not enabled in conjunction with the trap enabling, then hardware behavior is undefined.
- 6. When a power button override first occurs, the system will transition immediately to S5. The SCI will only occur after the next wake to S0 if the residual status bit (PRBTNOR\_STS) is not cleared prior to setting SCI\_EN.
- 7. GBL\_STS being set will cause an SCI, even if the SCI\_EN bit is not set. Software must take great care not to set the BIOS\_RLS bit (which causes GBL\_STS to be set) if the SCI handler is not in place.
- 8. Refer to GPIO chapter for specific GPIOs enabled for SCIs and/or SMIs

#### **PCI Express\* SCI**

PCI Express\* ports and the processor have the ability to cause PME using messages. When a PME message is received, the PCH will set the PCI\_EXP\_STS bit. If the PCI\_EXP\_EN bit is also set, the PCH can cause an SCI using the GPE0\_STS (replaced GPE1\_STS) register.



#### **PCI Express\* Hot-Plug**

PCI Express\* has a hot-plug mechanism and is capable of generating a SCI using the GPE0 (replaced GPE1) register. It is also capable of generating an SMI. However, it is not capable of generating a wake event.

#### 22.7.6 **C-States**

PCH-based systems implement C-states by having the processor control the states. The chipset exchanges messages with the processor as part of the C-state flow, but the chipset does not directly control any of the processor impacts of C-states, such as voltage levels or processor clocking.

## 22.7.7 Sleep States

#### **Sleep State Overview**

The PCH supports different sleep states (/S4/S5), which are entered by methods such as setting the SLP\_EN bit or due to a Power Button press. The entry to the Sleep states is based on several assumptions:

• The G3 state cannot be entered using any software mechanism. The G3 state indicates a complete loss of power.

#### **Initiating Sleep State**

Sleep states (/S4/S5) are initiated by:

- Masking interrupts, turning off all bus master enable bits, setting the desired type
  in the SLP\_TYP field, and then setting the SLP\_EN bit. The hardware then
  attempts to gracefully put the system into the corresponding Sleep state.
- Pressing the PWRBTN# Signal for more than 4 seconds to cause a Power Button Override event. In this case the transition to the S5 state is less graceful, since there are no dependencies on DMI messages from the processor or on clocks other than the RTC clock.
- Assertion of the THERMTRIP# signal will cause a transition to the S5 state. This can occur when system is in the S0 state.
- Shutdown by integrated manageability functions (ASF/Intel CSME).
- Internal watchdog timer timeout events.

#### **Table 47.** Sleep Types

| Sleep Type | Comment                                                                                                                                                                                                                     |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S4         | The PCH asserts SLP_S3# and SLP_S4#. The motherboard uses the SLP_S4# signal to shut off the power to the memory subsystem and any other unneeded subsystem. Only devices needed to wake from this state should be powered. |
| S5         | The PCH asserts SLP_S3#, SLP_S4# and SLP_S5#.                                                                                                                                                                               |

#### **Exiting Sleep States**

Sleep states (/S4/S5) are exited based on wake events. The wake events forces the system to a full on state (S0), although some non-critical subsystems might still be shut off and have to be brought back manually. For example, the storage subsystem may be shut off during a sleep state and have to be enabled using a GPIO pin before it can be used.

October 2019



Upon exit from the PCH-controlled Sleep states, the WAK\_STS bit is set. The possible causes of wake events (and their restrictions) are shown in the table below.

#### **NOTE**

If the BATLOW# signal is asserted, the PCH does not attempt to wake from an /S4/S5 state, nor will it exit from Deep Sx state, even if the power button is pressed. This prevents the system from waking when the battery power is insufficient to wake the system. Wake events that occur while BATLOW# is asserted are latched by the PCH, and the system wakes after BATLOW# is de-asserted.

Table 48. Causes of Wake Events

| Cause                                                    | How Enabled                                                                                                                                                    |     | Wake<br>from<br>Deep Sx | Wake from<br>Sx After<br>Power Loss<br>(Note 2) | Wake from<br>"Reset"<br>Types (Note<br>3) |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------|-------------------------------------------------|-------------------------------------------|
| RTC Alarm                                                | Set RTC_EN bit in PM1_EN_STS register.                                                                                                                         | Yes | Yes                     | Yes                                             | No                                        |
| Power Button                                             | Always enabled as Wake event.                                                                                                                                  | Yes | Yes                     | Yes                                             | Yes                                       |
| Any GPIOs except DSW<br>GPIOs can be enabled<br>for wake | Refer to Note 5                                                                                                                                                | Yes | No                      | No                                              | No                                        |
| LAN_WAKE#                                                | Enabled natively (unless pin is configured to be in GPIO mode)                                                                                                 | Yes | Yes                     | Yes                                             | Yes                                       |
| Intel <sup>®</sup> High Definition<br>Audio              | Event sets PME_B0_STS bit; PM_B0_EN must be enabled. Can not wake from S5 state if it was entered due to power failure or power button override.               | Yes | No                      | Yes                                             | No                                        |
| Primary PME#                                             | PME_B0_EN bit in GPE0_EN[127:96] register.                                                                                                                     | Yes | No                      | Yes                                             | No                                        |
| Secondary PME#                                           | Set PME_EN bit in GPE0_EN[127:96] register.                                                                                                                    | Yes | No                      | Yes                                             | No                                        |
| PCI Express* WAKE# pin                                   | PCIEXP_WAKE_DIS bit.                                                                                                                                           | Yes | Yes                     | Yes                                             | No                                        |
| SMBALERT#                                                | (Note 4)                                                                                                                                                       | Yes | No                      | Yes                                             | Yes                                       |
| SMBus Slave Wake<br>Message (01h)                        | Wake/SMI# command always enabled as a Wake event.  Note: SMBus Slave Message can wake the system from /S4/S5, as well as from S5 due to Power Button Override. | Yes | No                      | Yes                                             | Yes                                       |
| SMBus Host Notify message received                       | HOST_NOTIFY_WKEN bit SMBus Slave<br>Command register. Reported in the<br>SMB_WAK_STS bit in the GPE0_STS<br>register.                                          | Yes | No                      | Yes                                             | Yes                                       |
| Intel® CSME Non-<br>Maskable Wake                        | Always enabled as a wake event.                                                                                                                                | Yes | No                      | Yes                                             | Yes                                       |
| Integrated WoL Enable<br>Override                        | WoL Enable Override bit (in Configuration Space).                                                                                                              | Yes | Yes                     | Yes                                             | Yes                                       |
| Wake Alarm Device                                        | WADT_EN in GPE0_EN[127:96]                                                                                                                                     | Yes | Yes                     | No                                              | No                                        |
|                                                          |                                                                                                                                                                | '   |                         | •                                               | continued                                 |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
129

Doc. No.: 576591, Rev.: 1.2



| Cause                              | How Enabled                 | Wake<br>from<br>Sx | Wake<br>from<br>Deep Sx | Wake from<br>Sx After<br>Power Loss<br>(Note 2) | Wake from "Reset" Types (Note 3) |
|------------------------------------|-----------------------------|--------------------|-------------------------|-------------------------------------------------|----------------------------------|
| AC_PRESENT                         | AC_PRESENT_WAKE_EN (Note 6) | No                 | Yes                     | No                                              | No                               |
| USB connection in/after<br>Deep Sx | GPE0_EN.USB_CON_DSX_EN+     | (Note 7)           | Yes                     | No                                              | No                               |

Notes: 1. If BATLOW# signal is low, PCH will not attempt to wake from /S4/S5 (nor will it exit Deep Sx), even if a valid wake event occurs. This prevents the system from waking when battery power is insufficient to wake the system. However, once BATLOW# de-asserts, the system will boot.

- 2. This column represents what the PCH would honor as wake events but there may be enabling dependencies on the device side which are not enabled after a power loss.
- 3. Reset Types include: Power Button override, Intel® CSME-initiated power button override, Intel CSME-initiated host partition reset with power down, Intel CSME Watchdog Timer, SMBus unconditional power down, processor thermal trip, PCH catastrophic temperature event.
- 4. SMBALERT# signal is multiplexed with a GPIO pin that defaults to GPIO mode. Hence, SMBALERT# related wakes are possible only when this GPIO is configured in native mode, which means that BIOS must program this GPIO to operate in native mode before this wake is possible. Because GPIO configuration is in the resume well, wakes remain possible until one of the following occurs: BIOS changes the pin to GPIO mode, a G3 occurs or Deep Sx entry occurs.
- 5. There are only 72 bits in the GPE registers to be assigned to GPIOs, though any of the GPIOs can trigger a wake, only those status of GPIO mapped to 1-tier scheme are directly accessible through the GPE status registers. For those GPIO mapped under 2-tier scheme, their status would be reflected under single master status, "GPIO\_TIER2\_SCI\_STS" or GPEO\_STS and further comparison needed to know which 2-tier GPI(s) has triggered the GPIO Tier 2 SCI.
- 6. A change in AC\_PRESENT causes an exit from Deep Sx to Sx, but the system will not wake all the way to S0.
- 7. Connection of a USB device can cause a wake from normal Sx as well. But that class of wakes is routed through PME\_B0, not through this wake enable. The USB\_CON\_DSX\_EN applies only to connection wakes while in Deep Sx or while in Sx after Deep Sx. Note: Sx after Deep Sx reached due to an Intel CSME wake from Deep Sx or due to AC\_PRESENT going high while in Deep Sx if Deep Sx is only enabled while on DC power. The following additional conditions are required for this wake to occur:
  - The bit(s) in PM\_CFG2.USB\_DSX\_PER\_PORT\_EN associated with the port(s) which experienced the connection must be set to `1'.
  - DSX\_CFG.USB\_CON\_DSX\_MODE must be set to '1', routing USB connection to generate a wake rather than
    be reflected out to a pin

#### PCI Express\* WAKE# Signal and PME Event Message

PCI Express\* ports can wake the platform from , S4, S5, or Deep Sx using the WAKE# pin. WAKE# is treated as a wake event, but does not cause any bits to go active in the GPE\_STS register.

#### NOTE

PCI Express\* WAKE# pin is an Output in S0ix states hence this pin cannot be used to wake up the system during S0ix states.

PCI Express\* ports and the processor have the ability to cause PME using messages. These are logically OR'd to set the single PCI\_EXP\_STS bit. When a PME message is received, the PCH will set the PCI\_EXP\_STS bit. If the PCI\_EXP\_EN bit is also set, the PCH can cause an SCI via GPE0\_STS register.

#### Sx-G3-Sx, Handling Power Failures

Depending on when the power failure occurs and how the system is designed, different transitions could occur due to a power failure.



The AFTERG3\_EN bit provides the ability to program whether or not the system should boot once power returns after a power loss event. If the policy is to not boot, the system remains in an S5 state (unless previously in S4). There are only three possible events that will wake the system after a power failure.

- 1. PWRBTN#: PWRBTN# is always enabled as a wake event. When PCH\_DPWROK is low (G3 state), the PWRBTN\_STS bit is reset. When the PCH exits G3 after power returns (PCH\_DPWROK goes high), the PWRBTN# signal will transition high due internal Pull-up, unless there is an on-board Pull-up/Pull-down) and the PWRBTN STS bit is 0.
- 2. RTC Alarm: The RTC\_EN bit is in the RTC well and is preserved after a power loss. Like PWRBTN\_STS the RTC\_STS bit is cleared when PCH\_DPWROK goes low.
- 3. Any enabled wake event that was preserved through the power failure.

DSW PWROK going low would place the PCH into a G3 state.

Although PME\_EN is in the RTC well, this signal cannot wake the system after a power loss. PME\_EN is cleared by RTCRST#, and PME\_STS is cleared by RSMRST#.

#### Table 49. Transitions Due to Power Failure

| State at Power Failure | AFTERG3_EN Bit | Transition when Power Returns and BATLOW# is inactive |
|------------------------|----------------|-------------------------------------------------------|
| S0,                    | 1 0            | S5 S0                                                 |
| S4                     | 1 0            | S4 S0                                                 |
| S5                     | 1 0            | S5 S0                                                 |
| Deep S4                | 1 0            | Deep S4 S0                                            |
| Deep S5                | 1 0            | Deep S5 S0                                            |

Notes: 1. Entry state to Deep Sx is preserved through G3 allowing resume from Deep Sx to take appropriate path (that is, return to S4 or S5).

2. G3 related Power Failure is defined as DSW\_PWROK transition low.

#### **Deep Sx**

To minimize power consumption while in S4/S5, the PCH supports a lower power, lower featured version of these power states known as Deep Sx. In the Deep Sx state, the primary wells are powered off, while the Deep Sx Well (DSW) remains powered. A limited set of wake events are supported by the logic located in the DSW.

The Deep Sx capability and the SUSPWRDNACK pin functionality are mutually exclusive.

#### Entry Into Deep Sx

A combination of conditions is required for entry into Deep Sx. PMC firmware is responsible for enforcing these requirements. The requirements, all of which must be met to enter Deep Sx, are detailed below:

• RTCPMCFG.INT\_SUS\_PD\_EN = 1

Intel CSME must program this bit prior to initiating CMOFF or CM3-PG entry

Intel CSME in CMOFF or CM3-PG



- Deep Sx conditions are checked during CMOFF and CM3-PG entry. If Deep Sx entry would have been allowed if the AC\_PRESENT# signal had been high, PMC FW will enable AC\_PRESENT# as an interrupt source, initiating Deep Sx entry if the power source changes to match the required state
- Host in , S4, or S5 and combination of S-state and power source matches the host policy bits
  - (S4AC GATE SUS AND S4) OR

#### OR

- ((AC\_PRESENT = 0) AND ( (S4DC\_GATE\_SUS AND S4) OR (S5DC\_GATE\_SUS AND S5)))
- Either Deep Sx entry is not determined by BATLOW# state or BATLOW# is asserted
  - REQ\_BATLOW\_DSX == '0' OR BATLOW# == '0'
- Either Deep Sx entry is not determined by connectivity wake enable or connectivity wake is enabled
  - REQ CNV NOWAKE DSX == '0' OR SLP WLAN VAL == '0'

### **Table 50.** Supported Deep Sx Policy Configurations

| Configuration                                                | S4DC_GATE_S<br>US | S4AC_GATE_S<br>US | S5DC_GATE_S<br>US | S5AC_GATE_S<br>US |
|--------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|
| 1. Enabled in S5 Battery Only (ACPRESENT = 0)                | 0                 | 0                 | 1                 | 0                 |
| Enabled in S5 (ACPRESENT not considered)                     | 0                 | 0                 | 1                 | 1                 |
| Enabled in S4 and S5 when on Battery only (ACPRESENT = 0)    | 1                 | 0                 | 1                 | 0                 |
| Enabled in S4 and S5     (ACPRESENT not considered)          | 1                 | 1                 | 1                 | 1                 |
| Enabled in , S4, and S5 when on Battery only (ACPRESENT = 0) | 1                 | 0                 | 1                 | 0                 |
| Enabled in , S4, and S5 (ACPRESENT not considered)           | 1                 | 1                 | 1                 | 1                 |
| 1. Deep S4 / S5 disabled                                     | 0                 | 0                 | 0                 | 0                 |
| Note: All other configurations are RESERVED.                 |                   |                   |                   |                   |

The PCH also performs a SUSWARN#/SUSACK# handshake to ensure the platform is ready to enter Deep Sx. The PCH asserts SUSWARN# as notification that it is about to enter Deep Sx. Before the PCH proceeds and asserts SLP\_SUS#, the PCH waits for SUSACK# to assert.

#### Exit from Deep Sx

While in Deep Sx, the PCH monitors and responds to a limited set of wake events (RTC Alarm, Power Button and WAKE#). Upon sensing an enabled Deep Sx wake event, the PCH brings up the primary well by de-asserting SLP SUS#.



#### **Table 51.** Deep Sx Wake Events

| Event             | Enable                                                                 |
|-------------------|------------------------------------------------------------------------|
| RTC Alarm         | RTC_EN bit in PM1_EN_STS Register                                      |
| Power Button      | Always enabled                                                         |
| PCIe* WAKE# pin   | PCIEXP_WAKE_DIS                                                        |
| Wake Alarm Device | WADT_EN in GPE0_EN                                                     |
| LAN_WAKE#         | Enabled natively (unless the pin is configured to be in the GPIO mode) |

ACPRESENT has some behaviors that are different from the other Deep Sx wake events. If the Intel CSME has enabled ACPRESENT as a wake event then it behaves just like any other Intel CSME Deep Sx wake event. However, even if ACPRESENT wakes are not enabled, if the Host policies indicate that Deep Sx is only supported when on battery, then ACPRESENT going high will cause the PCH to exit Deep Sx. In this case, the primary wells gets powered up and the platform remains in Sx/M-Off or Sx/M3-PGS3/M-Off,. If ACPRESENT subsequently drops (before any Host or Intel CSME wake events are detected), the PCH will re-enter Deep Sx.

### 22.7.8 Event Input Signals and Their Usage

The PCH has various input signals that trigger specific events. This section describes those signals and how they should be used.

#### **PWRBTN#** (Power Button)

The PCH PWRBTN# signal operates as a "Fixed Power Button" as described in the Advanced Configuration and Power Interface Specification. PWRBTN# signal has a 16 ms de-bounce on the input. The state transition descriptions are included in the below table.

After any PWRBTN# assertion (falling edge), the 16ms de-bounce applies before the state transition starts if PB\_DB\_MODE='0'. If PB\_DB\_MODE='1', the state transition starts right after any PWRBTN# assertion (before passing through the de-bounce logic) and subsequent falling PWRBTN# edges are ignored until after 16ms.

During the time that any SLP\_\* signal is stretched for an enabled minimum assertion width, the host wake-up is held off. As a result, it is possible that the user will press and continue to hold the Power Button waiting for the system to wake. Unfortunately, a 4 second press of the Power Button is defined as an unconditional power down, resulting in the opposite behavior that the user was intending. Therefore, the Power Button Override Timer will be extended to 9-10 seconds while the SLP\_\* stretching timers are in progress. Once the stretching timers have expired, the Power Button will awake the system. If the user continues to press Power Button for the remainder of the 9-10 seconds it will result in the override condition to S5. Extension of the Power Button Override timer is only enforced following graceful sleep entry and during host partition resets with power cycle or power down. The timer is not extended immediately following power restoration after a global reset, G3 or Deep Sx.

The PCH also supports modifying the length of time the Power Button must remain asserted before the unconditional power down occurs (4-14 seconds). The length of the Power Button override duration has no impact on the "extension" of the power button override timer while SLP\_\* stretching is in progress. The extended power button override period while stretching is in progress remains 9-10 seconds in all cases.

Doc. No.: 576591, Rev.: 1.2



#### **Table 52.** Transitions Due to Power Button

| Present<br>State | Event                                                       | Transition/Action                                                                                                                  | Comment                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S0/Cx            | PWRBTN# goes low                                            | SMI or SCI generated<br>(depending on SCI_EN,<br>PWRBTN_EN and<br>GLB_SMI_EN)                                                      | Software typically initiates a Sleep state  Note: Processing of transitions starts within 100 us of the PWRBTN# input pin to PCH going low.1                                                                                                                                                                                                                                      |
| S5               | PWRBTN# goes low                                            | Wake Event. Transitions to S0 state                                                                                                | Standard wakeup  Note: Could be impacted by SLP_* min assertion. The minimum time the PWRBTN# pin should be asserted is 150 us. The PCH will start processing this change once the minimum time requirement is satisfied.1                                                                                                                                                        |
| Deep Sx          | PWRBTN# goes low                                            | Wake Event. Transitions to S0 state                                                                                                | Standard wakeup  Note: Could be impacted by SLP_* min assertion. The minimum time the PWRBTN# pin should be asserted is 150 us. The PCH will start processing this change once the minimum time requirement is satisfied but subsequently the PWRBTN# pin needs to de-assert for at least 500 us after RSMRST# de-assertion otherwise the system waits indefinitely in S5 state.1 |
| G3               | PWRBTN# pressed                                             | None                                                                                                                               | No effect since no power  Not latched nor detected  Notes: 1. During G3 exit, PWRBTN# pin must be kept de-asserted for a minimum time of 500 us after the RSMRST# has de-asserted. <sup>2</sup> 2. Beyond this point, the minimum time the PWRBTN# pin has to be asserted to be registered by PCH as a valid wake event is 150 us. <sup>1</sup>                                   |
| S0 - S4          | PWRBTN# held low<br>for at least 4 3<br>consecutive seconds | Unconditional transition to S5 state and if Deep Sx is enabled and conditions are met, the system will then transition to Deep Sx. | No dependence on processor or any other subsystem  Note: Due to internal PCH latency, it could take up to an additional ~1.3s after PWRBTN# has been held low for 4s before the system would begin transitioning to S5.                                                                                                                                                           |

Notes: 1. If PM\_CFG.PB\_DB\_MODE='0', the debounce logic adds 16 ms to the start/minimum time for processing of power button assertions.

- 2. This minimum time is independent of the PM\_CFG.PB\_DB\_MODE value.
- The amount of time PWRBTN# must be asserted is configurable via PM\_CFG2.PBOP. 4 seconds is the default.

#### **Power Button Override Function**

If PWRBTN# is observed active for at least four consecutive seconds (always sampled after the output from debounce logic), the PCH should unconditionally transition to the G2/S5 state or Deep Sx, regardless of present state (S0 - S4), even if the



PCH\_PWROK is not active. In this case, the transition to the G2/S5 state or Deep Sx does not depend on any particular response from the processor, nor any similar dependency from any other subsystem.

The minimum period is configurable by BIOS and defaults to the legacy value of 4 seconds.

The PWRBTN# status is readable to check if the button is currently being pressed or has been released. If PM\_CFG.PB\_DB\_MODE='0', the status is taken after the debounce. If PM\_CFG.PB\_DB\_MODE='1', the status is taken before the de-bounce. In either case, the status is readable using the PWRBTN\_LVL bit.

#### NOTE

The 4-second PWRBTN# assertion should only be used if a system lock-up has occurred.

#### **Sleep Button**

The Advanced Configuration and Power Interface Specification defines an optional Sleep button. It differs from the power button in that it only is a request to go from S0 to S4 (not S5). Also, in an S5 state, the Power Button can wake the system, but the Sleep Button cannot.

Although the PCH does not include a specific signal designated as a Sleep Button, one of the GPIO signals can be used to create a "Control Method" Sleep Button. Refer the Advanced Configuration and Power Interface Specification for implementation details.

#### PME# (PCI Power Management Event)

The PME# signal comes from a PCI Express\* device to request that the system be restarted. The PME# signal can generate an SMI#, SCI, or optionally a wake event. The event occurs when the PME# signal goes from high to low. No event is caused when it goes from low to high.

There is also an internal PME\_B0\_STS bit that will be set by the PCH when any internal device with PCI Power Management capabilities on bus 0 asserts the equivalent of the PME# signal. This is separate from the external PME# signal and can cause the same effect.

#### SYS RESET# Signal

When the SYS\_RESET# pin is detected as active (on signal's falling edge if de-bounce logic is disabled, or after 16 ms if 16ms de-bounce logic is enabled), the PCH attempts to perform a "graceful" reset by entering a host partition reset entry sequence.

Once the reset is asserted, it remains asserted for 5 to 6 ms regardless of whether the SYS\_RESET# input remains asserted or not. It cannot occur again until SYS\_RESET# has been detected inactive after the de-bounce logic, and the system is back to a full S0 state with PLTRST# inactive.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

135

Doc. No.: 576591, Rev.: 1.2



#### **NOTES**

- 1. The normal behavior for a SYS\_RESET# assertion is host partition reset without power cycle. However, if bit 3 of the CF9h I/O register is set to '1' then SYS RESET# will result in a full power-cycle reset.
- 2. It is not recommended to use the PCH\_PWROK pin for a reset button as it triggers a global power cycle reset.
- 3. SYS\_RESET# is in the primary power well but it only affects the system when PCH PWROK is high.

#### THERMTRIP# Signal

If THERMTRIP# goes active, the processor is indicating an overheat condition, and the PCH immediately transitions to an S5 state, driving SLP\_S3#, SLP\_S4#, SLP\_S5# low, and setting the GEN\_PMCON\_2.PTS bit. The transition will generally look like a power button override.

When a THERMTRIP# event occurs, the PCH will power down immediately without following the normal S0 -> S5 path. The PCH will immediately drive SLP\_S3#, SLP S4#, and SLP S5# low within 1 us after sampling THERMTRIP# active.

The reason the above is important is as follow: if the processor is running extremely hot and is heating up, it is possible (although very unlikely) that components around it, such as the PCH, are no longer executing cycles properly. Therefore, if THERMTRIP# goes active, and the PCH is relying on various handshakes to perform the power down, the handshakes may not be working, and the system will not power down. Hence the need for PCH to power down immediately without following the normal S0 -> S5 path.

The PCH provides filtering for short low glitches on the THERMTRIP# signal in order to prevent erroneous system shut downs from noise. Glitches shorter than 25 nsec are ignored.

PCH must only honor the THERMTRIP# pin while it is being driven to a valid state by the processor. The THERMTRIP# Valid Point ='0', implies PCH will start monitoring THERMTRIP# at PLTRST# de-assertion (default). The THERMTRIP# Valid Point ='1', implies PCH will start monitoring THERMTRIP# at CPUPWRGD assertion. Regardless of the setting, the PCH must stop monitoring THERMTRIP# at CPUPWRGD de-assertion.

#### **NOTE**

A thermal trip event will clear the PWRBTN\_STS bit.

#### Sx\_Exit\_Holdoff#

When S4/S5 is entered and SLP\_A# is asserted, Sx\_Exit\_Holdoff# can be asserted by a platform component to delay resume to S0. SLP\_A# de-assertion is an indication of the intent to resume to S0, but this will be delayed so long as Sx\_Exit\_Holdoff# is asserted. Sx\_Exit\_Holdoff is ignored outside of an S4/S5 entry sequence with SLP\_A# asserted. With the de-assertion of RSMRST# (either from G3->S0 or DeepSx->S0), this pin is a GPIO input and must be programmed by BIOS to operate as Sx\_Exit\_Holdoff. When SLP\_A# is asserted (or it is de-asserted but Sx\_Exit\_Holdoff# is asserted), the PCH will not access SPI Flash. How a platform uses this signal is platform specific.



#### Requirements to support Sx Exit Holdoff#

If the PCH is in G3/DeepSx or in the process of exiting G3/DeepSx (RSMRST# is asserted), the EC must not allow RSMRST# to de-assert until the EC completed its flash accesses.

After the PCH has booted up to S0 at least once since the last G3 or DeepSx exit, the EC can begin monitoring SLP\_A# and using the SX\_EXIT\_HOLDOFF# pin to stop the PCH from accessing flash. When SLP\_A# asserts, if the EC intends to access flash, it will assert SX EXIT HOLDOFF#. To cover the case where the PCH is going through a global reset, and not a graceful Sx+CMoff/Sx+CM3PG entry, the EC must monitor the SPI flash CSO# pin for 5ms after SLP A# assertion before making the determination that it is safe to access flash.

- If no flash activity is seen within this 5ms window, the EC can begin accessing flash. Once its flash accesses are complete, the EC de-asserts (drives to '1') SX EXIT HOLDOFF# to allow the PCH to access flash.
- If flash activity is seen within this 5ms window, the PCH has gone through a global reset. And so the EC must wait until the PCH reaches S0 again before reattempting the holdoff flow.

#### 22.7.9 **ALT Access Mode**

Before entering a low power state, several registers from powered down parts may need to be saved. In the majority of cases, this is not an issue, as registers have read and write paths. However, several of the ISA compatible registers are either read only or write only. To get data out of write-only registers, and to restore data into readonly registers, the PCH implements an ALT access mode.

If the ALT access mode is entered and exited after reading the registers of the PCH timer (8254), the timer starts counting faster (13.5 ms). The following steps listed below can cause problems:

- 1. BIOS enters ALT access mode for reading the PCH timer related registers.
- BIOS exits ALT access mode.
- 3. BIOS continues through the execution of other needed steps and passes control to the operating system.

After getting control in step #3, if the operating system does not reprogram the system timer again, the timer ticks may be happening faster than expected.

Operating systems reprogram the system timer and therefore do not encounter this problem.

For other operating systems, the BIOS should restore the timer back to 54.6 ms before passing control to the operating system. If the BIOS is entering ALT access mode before entering the suspend state it is not necessary to restore the timer contents after the exit from ALT access mode.

## Write Only Registers with Read Paths in ALT Access Mode

The registers described in below table have read paths in ALT access mode. The access number field in the table indicates which register will be returned per access to that port.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



Table 53. Write Only Registers with Read Paths in ALT Access Mode

| Restore Data |          |                              |                                                     |  |
|--------------|----------|------------------------------|-----------------------------------------------------|--|
| /O Addr      | # of Rds | Access                       | Data                                                |  |
|              |          | 1                            | PIC ICW2 of Master controller                       |  |
|              |          | 2                            | PIC ICW3 of Master controller                       |  |
|              |          | 3                            | PIC ICW4 of Master controller                       |  |
|              |          | 4                            | PIC OCW1 of Master controller <sup>1</sup>          |  |
|              |          | 5                            | PIC OCW2 of Master controller                       |  |
| 20h          | 12       | 6                            | PIC OCW3 of Master controller                       |  |
| 2011         | 12       | 7                            | PIC ICW2 of Slave controller                        |  |
|              |          | 8                            | PIC ICW3 of Slave controller                        |  |
|              | 9        | PIC ICW4 of Slave controller |                                                     |  |
|              |          | 10                           | PIC OCW1 of Slave controller <sup>1</sup>           |  |
| 11           |          | 11                           | PIC OCW2 of Slave controller                        |  |
|              |          | 12                           | PIC OCW3 of Slave controller                        |  |
|              |          | 1                            | Timer Counter 0 status, bits [5:0]                  |  |
|              |          | 2                            | Timer Counter 0 base count low byte                 |  |
| 40h          | 7        | 3                            | Timer Counter 0 base count high byte                |  |
|              |          | 6                            | Timer Counter 2 base count low byte                 |  |
|              |          | 7                            | Timer Counter 2 base count high byte                |  |
| 42h          | 1        |                              | Timer Counter 2 status, bits [5:0]                  |  |
| 70h          | 1        |                              | Bit 7 = Read value is '0'. Bits [6:0] = RTC Address |  |

Notes: 1. The OCW1 register must be read before entering ALT access mode.

### **PIC Reserved Bits**

Many bits within the PIC are reserved, and must have certain values written in order for the PIC to operate properly. Therefore, there is no need to return these values in ALT access mode. When reading PIC registers from 20h and A0h, the reserved bits shall return the values listed in table below.

**Table 54. PIC Reserved Bits Return Values** 

| PIC Reserved Bits | Value Returned |
|-------------------|----------------|
| ICW2(2:0)         | 000            |
| ICW4(7:5)         | 000            |
| ICW4(3:2)         | 00             |
| ICW4(0)           | 0              |
| OCW2(4:3)         | 00             |
|                   | continued      |

<sup>2.</sup> Bits 5, 3, 1, and 0 return 0.



| PIC Reserved Bits | Value Returned |
|-------------------|----------------|
| OCW3(7)           | 0              |
| OCW3(5)           | Reflects bit 6 |
| OCW3(4:3)         | 01             |

#### 22.7.10 Reset Behavior

When a reset is triggered, the PCH will send a warning message to the processor to allow the processor to attempt to complete any outstanding memory cycles and put memory into a safe state before the platform is reset. When the processor is ready, it will send an acknowledge message to the PCH. Once the message is received the PCH asserts PLTRST#.

The PCH does not require an acknowledge message from the processor to trigger PLTRST#. A global reset will occur after 4 seconds if an acknowledge from the processor is not received.

When the PCH causes a reset by asserting PLTRST#, its output signals will go to their reset states.

A reset in which the host platform is reset and PLTRST# is asserted is called a Host Reset or Host Partition Reset. Depending on the trigger a host reset may also result in power cycling, refer to the table below for details. If a host reset is triggered and the PCH times out before receiving an acknowledge message from the processor a Global Reset with power-cycle will occur.

A reset in which the host and Intel CSME partitions of the platform are reset is called a Global Reset. During a Global Reset, all PCH functionality is reset except RTC Power Well backed information and Suspend well status, configuration, and functional logic for controlling and reporting the reset. Intel CSME and Host power back up after the power-cycle period.

Straight to S5 is another reset type where all power wells that are controlled by the SLP\_S3#, SLP\_S4#, and SLP\_A# pins, as well as SLP\_S5# and SLP\_LAN# (if pins are not configured as GPIOs), are turned off. All PCH functionality is reset except RTC Power Well backed information and Suspend well status, configuration, and functional logic for controlling and reporting the reset. The host stays there until a valid wake event occurs.

The table below shows the various reset triggers.

Table 55. Causes of Host and Global Resets

| Trigger                                                                           | Host Reset<br>Without Power<br>Cycle <sup>1</sup> | Host Reset With<br>Power Cycle <sup>2</sup> | Global Reset<br>With Power<br>Cycle <sup>3</sup> | Straight to S5 <sup>6</sup><br>(Host Stays<br>There) |
|-----------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------------------------------|
| Write of 0Eh to CF9h (RST_CNT Register) when CF9h when Global Reset Bit=0b        | No                                                | Yes                                         | No (Note 4)                                      |                                                      |
| Write of 06h to CF9h (RST_CNT Register) when CF9h when Global Reset Bit=0b        | Yes                                               | No                                          | No (Note 4)                                      |                                                      |
| Write of 06h or 0Eh to CF9h (RST_CNT Register) when CF9h when Global Reset Bit=1b | No                                                | No                                          | Yes                                              |                                                      |
| continued                                                                         |                                                   |                                             |                                                  |                                                      |

October 2019 Doc. No.: 576591, Rev.: 1.2



| YS_RESET# Asserted and CF9h<br>RST_CNT Register) Bit 3 = 0                                                                               | V   |              | Cycle <sup>3</sup> | (Host Stays<br>There) |
|------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|--------------------|-----------------------|
|                                                                                                                                          | Yes | No           | No (Note 4)        |                       |
| YS_RESET# Asserted and CF9h<br>RST_CNT Register) Bit 3 = 1                                                                               | No  | Yes          | No (Note 4)        |                       |
| MBus Slave Message received for Reset rith Power-Cycle                                                                                   | No  | Yes          | No (Note 4)        |                       |
| MBus Slave Message received for Reset vithout Power-Cycle                                                                                | Yes | No           | No (Note 4)        |                       |
| MBus Slave Message received for nconditional Power Down                                                                                  | No  | No           | No                 | Yes                   |
| CO Watchdog Timer reaches zero two<br>mes                                                                                                | Yes | No           | No (Note 4)        |                       |
| ower Failure: PCH_PWROK signal goes<br>nactive in S0 or DSW_PWROK drops                                                                  | No  | No           | Yes                |                       |
| YS_PWROK Failure: SYS_PWROK signal oes inactive in S0                                                                                    | No  | No           | Yes                |                       |
| rocessor Thermal Trip (THERMTRIP#)<br>auses transition to S5 and reset asserts                                                           | No  | No           | No                 | Yes                   |
| CH internal thermal sensors signals a atastrophic temperature condition                                                                  | No  | No           | No                 | Yes                   |
| ower Button 4 second override causes ransition to S5 and reset asserts                                                                   | No  | No           | No                 | Yes                   |
| pecial shutdown cycle from processor<br>auses CF9h-like PLTRST# and CF9h<br>ilobal Reset Bit = 1                                         | No  | No           | Yes                |                       |
| pecial shutdown cycle from processor<br>auses CF9h-like PLTRST# and CF9h<br>dlobal Reset Bit = 0 and CF9h (RST_CNT<br>egister) Bit 3 = 1 | No  | Yes          | No (Note 4)        |                       |
| pecial shutdown cycle from processor<br>auses CF9h-like PLTRST# and CF9h<br>clobal Reset Bit = 0 and CF9h (RST_CNT<br>egister) Bit 3 = 0 | Yes | No           | No (Note 4)        |                       |
| ntel <sup>®</sup> CSME Triggered Host Reset without<br>ower-Cycle                                                                        | Yes | No           | No (Note 4)        |                       |
| ntel CSME Triggered Host Reset with<br>ower-Cycle                                                                                        | No  | Yes          | No (Note 4)        |                       |
| ntel CSME Triggered Power Button<br>verride                                                                                              | No  | No           | No                 | Yes                   |
| ntel CSME Watchdog Timer Timeout                                                                                                         | No  | No           | No (Note 8)        | Yes                   |
| ntel CSME Triggered Global Reset                                                                                                         | No  | No           | Yes                |                       |
| ntel CSME Triggered Host Reset with<br>ower down (host stays there)                                                                      | No  | Yes (Note 5) | No (Note 4)        |                       |
| LTRST# Entry Timeout<br>Note 7)                                                                                                          | No  | No           | Yes                |                       |
| ROCPWRGD Stuck Low                                                                                                                       | No  | No           | Yes                | continued             |



| Trigger                                 | Host Reset<br>Without Power<br>Cycle <sup>1</sup> | Host Reset With<br>Power Cycle <sup>2</sup> | Global Reset<br>With Power<br>Cycle <sup>3</sup> | Straight to S5 <sup>6</sup><br>(Host Stays<br>There) |
|-----------------------------------------|---------------------------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------------------------------|
| Power Management Watchdog Timer         | No                                                | No                                          | No (Note 8)                                      | Yes                                                  |
| Intel CSME Hardware Uncorrectable Error | No                                                | No                                          | No (Note 8)                                      | Yes                                                  |

Notes: 1. The PCH drops this type of reset request if received while the system is in /S4/S5.

- 2. PCH does not drop this type of reset request if received while system is in a software-entered /S4/S5 state. However, the PCH will perform the reset without executing the RESET\_WARN protocol in these states.
- 4. Trigger will result in Global Reset with Power-Cycle if the acknowledge message is not received by the PCH.
- 5. The PCH waits for enabled wake event to complete reset.
- 6. Upon entry to S5, if Deep Sx is enabled and conditions are met per section 24.7.6.6, the system will transition to Deep Sx.
- 7. PLTRST# Entry Timeout is automatically initiated if the hardware detects that the PLTRST# sequence has not been completed within 4 seconds of being started.
- 8. Trigger will result in Global Reset with Power-Cycle if AGR\_LS\_EN=1 and Global Reset occurred while the current or destination state was S0.

Doc. No.: 576591, Rev.: 1.2



# 23.0 Real Time Clock (RTC)

The PCH contains a real-time clock functionally compatible with the Motorola MC146818B. The real-time clock has 256 bytes of battery-backed RAM. The real-time clock performs two key functions—keeping track of the time of day and storing system data even when the system is powered down as long as the RTC power well is powered. The RTC operates on a 32.768 kHz oscillating source and a 3V battery or system battery if configured by design as the source.

The RTC also supports two lockable memory ranges. By setting bits in the configuration space, two 8-byte ranges can be locked to read and write accesses. This prevents unauthorized reading of passwords or other system security information.

The RTC also supports a date alarm that allows for scheduling a wake up event up to month in advance.

## 23.1 Acronyms

| Acronyms | Description                                                                                                                                                                                                          |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BCD      | Binary Coded Decimal                                                                                                                                                                                                 |
| CMOS     | Complementary Metal Oxide Semiconductor. A manufacturing process used to produce electronics circuits, but in reference to RTC is used interchangeably as the RTC's RAM i.e. clearing CMOS meaning to clear RTC RAM. |
| ESR      | Equivalent Series Resistance. Resistive element in a circuit such as a clock crystal.                                                                                                                                |
| GPI      | General Purpose Input                                                                                                                                                                                                |
| PPM      | Parts Per Million. Used to provide crystal accuracy or as a frequency variation indicator.                                                                                                                           |
| RAM      | Random Access Memory                                                                                                                                                                                                 |

### 23.2 References

| Specification                            | Location |
|------------------------------------------|----------|
| Tiger Lake UP3 UP4 Platform Design Guide | TBD      |

# 23.3 Signal Description

| Name    | Туре | Description                                                                                                                                                                                                                      |  |
|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RTCX1   | I    | <b>Crystal Input 1:</b> This signal is connected to the 32.768 kHz crystal (max 50K ohm ESR). If no external crystal is used, then RTCX1 can be driven with the desired clock rate. Maximum voltage allowed on this pin is 1.5V. |  |
| RTCX2   | 0    | <b>Crystal Input 2:</b> This signal is connected to the 32.768 kHz crystal (max 50K ohm ESR). If no external crystal is used, then RTCX2 must be left floating.                                                                  |  |
| RTCRST# | I    | RTC Reset: When asserted, this signal resets register bits in the RTC well.                                                                                                                                                      |  |
|         | ,    | continued                                                                                                                                                                                                                        |  |



| Name     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          |      | <ol> <li>Notes: 1. Unless CMOS is being cleared (only to be done in the G3 power state) with a jumper, the RTCRST# input must always be high when all other RTC power planes are on.</li> <li>In the case where the RTC battery is dead or missing on the platform, the RTCRST# pin must rise before the DSW_PWROK pin.</li> </ol>                                                                         |  |  |
| SRTCRST# | I    | Secondary RTC Reset: This signal resets the manageability register bits in the RTC well when the RTC battery is removed.  Notes: 1. The SRTCRST# input must always be high when all other RTC power planes are on.  2. In the case where the RTC battery is dead or missing on the platform, the SRTCRST# pin must rise before the DSW_PWROK pin.  3. SRTCRST# and RTCRST# should not be shorted together. |  |  |

# 23.4 I/O Signal Planes and States

| Signal Name                                            | Power Plane | During Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S4/S5    | Deep Sx  |  |
|--------------------------------------------------------|-------------|---------------------------|--------------------------------------|----------|----------|--|
| RTCRST#                                                | RTC         | Undriven                  | Undriven                             | Undriven | Undriven |  |
| SRTCRST#                                               | RTC         | Undriven                  | Undriven                             | Undriven | Undriven |  |
| Note: 1. Reset reference for RTC well pins is RTCRST#. |             |                           |                                      |          |          |  |

Doc. No.: 576591, Rev.: 1.2



# 24.0 Serial ATA (SATA)

The PCH SATA controller support two modes of operation, AHCI mode using memory space and RAID mode. The PCH SATA controller no longer supports IDE legacy mode using I/O space. Therefore, AHCI software is required. The PCH SATA controller supports the Serial ATA Specification, Revision 3.2.

#### **NOTE**

Tiger Lake UP4 platform does not support SATA interface .

#### **NOTE**

Not all functions and capabilities may be available on all SKUs. Refer to PCH-UP3/UP4 I/O Capabilities table and PCH-UP3/UP4 SKUs table for details on feature availability.

### 24.1 Acronyms

| Acronyms | Description                           |
|----------|---------------------------------------|
| AHCI     | Advanced Host Controller Interface    |
| DMA      | Direct Memory Access                  |
| DEVSLP   | Device Sleep                          |
| IDE      | Integrated Drive Electronics          |
| RAID     | Redundant Array of Independent Disks  |
| SATA     | Serial Advanced Technology Attachment |

### 24.2 References

| Specification                                                 | Location                                                       |
|---------------------------------------------------------------|----------------------------------------------------------------|
| Serial ATA Specification, Revision 3.2                        | https://www.sata-io.org                                        |
| Serial ATA II: Extensions to Serial ATA 1.0, Revision 1.0     | https://www.sata-io.org                                        |
| Serial ATA II Cables and Connectors Volume 2 Gold             | https://www.sata-io.org                                        |
| Advanced Host Controller Interface Specification              | http://www.intel.com/content/www/us/en/io/serial-ata/ahci.html |
| 2016 Client Storage Guidance for IHVs – Technical White Paper | #544341                                                        |

# 24.4 Integrated Pull-Ups and Pull-Downs

| Signal         | Resistor Type    | Notes                                                            |
|----------------|------------------|------------------------------------------------------------------|
| SATAXPCIE[1:0] | Internal pull-up | Internal Pull-Up Resistors are 15 kohm-40 kohm unless specified. |



## 24.5 I/O Signal Planes and States

| Signal Name                             | Power Plane | During Reset <sup>3</sup> | Immediately after Reset <sup>3</sup> | S3/S4/S5               | Deep Sx |
|-----------------------------------------|-------------|---------------------------|--------------------------------------|------------------------|---------|
| SATA0_TXP/N,<br>SATA0_RXP/N             | Primary     | Internal Pull-down        | Internal Pull-down                   | Internal Pull-<br>down | OFF     |
| SATA1_TXP/N,<br>SATA1_RXP/N             | Primary     | Internal Pull-down        | Internal Pull-down                   | Internal Pull-<br>down | OFF     |
| SATA_LED#/GPP_E8                        | Primary     | Undriven                  | Undriven                             | Undriven               | OFF     |
| DEVSLP[1:0]/<br>GPP_E[5:4] <sup>1</sup> | Primary     | Undriven                  | Undriven                             | Driven Low             | OFF     |
| SATAGP[1:0] <sup>2</sup>                | Primary     | Undriven                  | Undriven                             | Undriven               | OFF     |
| SATAXPCIE[1:0] <sup>2</sup>             | Primary     | Internal Pull-up          | Internal Pull-up                     | Undriven               | OFF     |

Notes: 1. Pin defaults to GPIO mode. The pin state during and immediately after reset follows default GPIO mode pin state. The pin state for S0 to Deep Sx reflects assumption that GPIO Use Select register was programmed to native mode functionality. If GPIO Use Select register is programmed to GPIO mode, refer to Multiplexed GPIO (Defaults to GPIO Mode) section for the respective pin states in S0 to Deep Sx.

- 2. Pin defaults to Native mode as SATAXPCIEx depends on soft-strap.
- 3.
- 4. Reset reference for primary well pins is RSMRST#.

# 24.6 Functional Description

The PCH SATA host controller (D23:F0) supports AHCI or RAID mode.

The PCH SATA controller does not support legacy IDE mode or combination mode.

The PCH SATA controller interacts with an attached mass storage device through a register interface that is compatible with an SATA AHCI/RAID host adapter. The host software follows existing standards and conventions when accessing the register interface and follows standard command protocol conventions.

## 24.6.1 SATA 6 Gb/s Support

The PCH SATA controller is SATA 6 Gb/s capable and supports 6 Gb/s transfers with all capable SATA devices. The PCH SATA controller also supports SATA 3 Gb/s and 1.5 Gb/s transfer capabilities.

# 24.6.2 SATA Feature Support

The PCH SATA controller is capable of supporting all AHCI 1.3 and AHCI 1.3.1, refer to the Intel web site on Advanced Host Controller Interface Specification for current specification status: http://www.intel.com/content/www/us/en/io/serial-ata/ahci.html.

For capability details, refer to PCH SATA controller register (D23:F0:Offset 00h CAP, and AHCI BAR PxCMD Offset 18h).

The PCH SATA controller does **not** support:

- · Port Multiplier
- FIS Based Switching
- · Command Based Switching

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

145

Doc. No.: 576591, Rev.: 1.2



- IDE mode or combination mode
- Cold Presence Detect
- Function Level Reset (FLR)

## 24.6.3 Hot - Plug Operation

The PCH SATA controller supports Hot- Plug Surprise removal and Insertion Notification. An internal SATA port with a Mechanical Presence Switch can support PARTIAL and SLUMBER with Hot - Plug Enabled. Software can take advantage of the power savings in the low power states while enabling Hot - Plug operation. Refer to the Chapter 7 of the AHCI specification for details.

# 24.6.4 Intel<sup>®</sup> Rapid Storage Technology (Intel<sup>®</sup> RST)

The PCH SATA controller provides support for Intel® Rapid Storage Technology, providing both AHCI and integrated RAID functionality. . Matrix RAID support is provided to allow multiple RAID levels to be combined on a single set of hard drives, such as RAID 0 and RAID 1 on two disks. Other RAID features include hot spare support, SMART alerting, and RAID 0 auto replace. Software components include an Option ROM and UEFI Driver for pre - boot configuration and boot functionality, a Microsoft\* Windows\* compatible driver, and a user interface for configuration and management of the RAID capability of PCH SATA controller.

## Intel® Rapid Storage Technology (Intel® RST) Configuration

Intel® RST offers several diverse options for RAID (redundant array of independent disks) to meet the needs of the end user. AHCI support provides higher performance and alleviates disk bottlenecks by taking advantage of the independent DMA engines that each SATA port offers in the PCH SATA controller.

- RAID Level 0 performance scaling up to 6 drives, enabling higher throughput for data intensive applications such as video editing.
- Data redundancy is offered through RAID Level 1, which performs mirroring.
- RAID Level 5 provides highly efficient storage while maintaining fault tolerance on 3 or more drives. By striping parity, and rotating it across all disks, fault tolerance of any single drive is achieved while only consuming 1 drive worth of capacity. That is, a 3 drive RAID 5 has the capacity of 2 drives, or a 4 drive RAID 5 has the capacity of 3 drives. RAID 5 has high read transaction rates, with a medium write rate. RAID 5 is well suited for applications that require high amounts of storage while maintaining fault tolerance.

By using the PCH's built - in Intel<sup>®</sup> Rapid Storage Technology, there is no loss of additional PCIe\*/system resources or add - in card slot/motherboard space footprint used compared to when a discrete RAID controller is implemented. Intel<sup>®</sup> Rapid Storage Technology functionality requires the following items:

- 1. PCH SKU enabled for Intel® Rapid Storage Technology.
- 2. Intel<sup>®</sup> Rapid Storage Technology RAID Option ROM or UEFI Driver must be on the platform.
- 3. Intel® Rapid Storage Technology drivers, most recent revision.
- 4. At least two SATA hard disk drives (minimum depends on RAID configuration).

Intel® Rapid Storage Technology is not available in the following configurations:



1. The SATA controller is programmed in RAID mode, but the AIE bit (D23:F0:Offset 9Ch bit 7) is set to 1.

# Intel® Rapid Storage Technology (Intel® RST) RAID Option ROM

The Intel® Rapid Storage Technology RAID Option ROM is a standard PnP Option ROM that is easily integrated into any System BIOS. When in place, it provides the following three primary functions:

- Provides a text mode user interface that allows the user to manage the RAID configuration on the system in a pre operating system environment. Its feature set is kept simple to keep size to a minimum, but allows the user to create and delete RAID volumes and select recovery options when problems occur.
- Provides boot support when using a RAID volume as a boot disk. It does this by
  providing Int13 services when a RAID volume needs to be accessed by MS DOS
  applications (such as NTLDR) and by exporting the RAID volumes to the System
  BIOS for selection in the boot order.
- At each boot up, provides the user with a status of the RAID volumes and the option to enter the user interface by pressing CTRL - I.

# **24.6.5** Power Management Operation

Power management of the PCH SATA controller and ports will cover operations of the host controller and the SATA link.

#### **Power State Mappings**

The D0 PCI Power Management (PM) state for device is supported by the PCH SATA controller.

SATA devices may also have multiple power states. SATA adopted 3 main power states from parallel ATA. The three device states are supported through ACPI. They are:

- D0 Device is working and instantly available.
- **D1** Device enters when it receives a STANDBY IMMEDIATE command. Exit latency from this state is in seconds.
- **D3** From the SATA device's perspective, no different than a D1 state, in that it is entered using the STANDBY IMMEDIATE command. However, an ACPI method is also called which will reset the device and then cut its power.

Each of these device states are subsets of the host controller's D0 state.

Finally, the SATA specification defines three PHY layer power states, which have no equivalent mappings to parallel ATA. They are:

- PHY READY PHY logic and PLL are both on and in active state.
- **Partial** PHY logic is powered up, and in a reduced power state. The link PM exit latency to active state maximum is 10 ns.
- **Slumber** PHY logic is powered up, and in a reduced power state. The link PM exit latency to active state maximum is 10 ms.
- **DevsIp** PHY logic is powered down. The link PM exit latency from this state to active state maximum is 20 ms, unless otherwise specified by DETO in Identify Device Data Log page 08h (Refer SATA Rev3.2 Gold specification).

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 147

Doc. No.: 576591, Rev.: 1.2



Since these states have much lower exit latency than the ACPI D1 and D3 states, the SATA controller specification defines these states as sub-states of the device D0 state.

#### **Power State Transitions**

### Partial and Slumber State Entry/Exit

The partial and slumber states save interface power when the interface is idle. It would be most analogous to CLKRUN# (in power savings, not in mechanism), where the interface can have power saved while no commands are pending. The SATA controller defines PHY layer power management (as performed using primitives) as a driver operation from the host side, and a device proprietary mechanism on the device side. The SATA controller accepts device transition types, but does not issue any transitions as a host. All received requests from a SATA device will be ACKed.

When an operation is performed to the SATA controller such that it needs to use the SATA cable, the controller must check whether the link is in the Partial or Slumber states, and if so, must issue a COMWAKE to bring the link back online. Similarly, the SATA device must perform the same COMWAKE action.

#### NOTE

SATA devices shall not attempt to wake the link using COMWAKE/COMINIT when no commands are outstanding and the interface is in Slumber.

## Devslp State Entry/Exit

Device Sleep (DEVSLP) is a host - controlled SATA interface power state. To support a hardware autonomous approach that is software agnostic Intel is recommending that BIOS configure the AHCI controller and the device to enable Device Sleep. This allows the AHCI controller and associated device to automatically enter and exit Device Sleep without the involvement of OS software.

To enter Device Sleep the link must first be in Slumber. By enabling HIPM (with Slumber) or DIPM on a Slumber capable device, the device/host link may enter the DevSleep Interface Power state.

The device must be DevSleep capable. Device Sleep is only entered when the link is in slumber, therefore when exiting the Device Sleep state, the device must resume with the COMWAKE out - of - band signal (and not the COMINIT out - of - band signal). Assuming Device Sleep was asserted when the link was in slumber, the device is expected to exit DEVSLP to the DR\_Slumber state. Devices that do not support this feature will not be able to take advantage of the hardware automated entry to Device Sleep that is part of the AHCI 1.3.1 specification and supported by Intel platforms.

#### Device D1 and D3 States

These states are entered after some period of time when software has determined that no commands will be sent to this device for some time. The mechanism for putting a device in these states does not involve any work on the host controller, other than sending commands over the interface to the device. The command is most likely to be used in ATA/ATAPI is the "STANDBY IMMEDIATE" command.

## Host Controller D3<sub>HOT</sub> State

After the interface and device have been put into a low power state, the SATA host controller may be put into a low power state. This is performed using the PCI power management registers in configuration space. There are two very important aspects to Note when using PCI power management:



- 1. When the power state is D3, only accesses to configuration space are allowed. Any attempt to access the memory or I/O spaces will result in master abort.
- 2. When the power state is D3, no interrupts may be generated, even if they are enabled. If an interrupt status bit is pending when the controller transitions to D0, an interrupt may be generated.

When the controller is put into D3, it is assumed that software has properly shut down the device and disabled the ports. Therefore, there is no need to sustain any values on the port wires. The interface will be treated as if no device is present on the cable, and power will be minimized.

When returning from a D3 state, an internal reset will not be performed.

#### **Low Power Platform Consideration**

When low power feature is enabled, the Intel SATA controller may power off PLLs or OOB detection circuitry while in the Slumber link power state. As a result, a device initiated wake may not be recognized by the host. For example, when the low power feature is enabled it can prevent a Zero Power ODD (ZPODD) device from successfully communicating with the host on media insertion.

The SATA MPHY Dynamic Power Gating (PHYDPGEPx) can be enabled/disabled for each SATA ports.

### 24.6.6 SATA Device Presence

The flow used to indicate SATA device presence is shown in the Figure below. The 'PxE' bit refers to bits, depending on the port being checked and the 'PxP' bits refer to the bits, depending on the port being checked. If the PCS/PxP bit is set a device is present, if the bit is cleared a device is not present. If a port is disabled, software can check to see if a new device is connected by periodically re - enabling the port and observing if a device is present, if a device is not present it can disable the port and check again later. If a port remains enabled, software can periodically poll PCS.PxP to see if a new device is connected.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 149

Doc. No.: 576591, Rev.: 1.2





Figure 14. Flow for Port Enable/Device Present Bits

## 24.6.7 SATA LED

The SATALED# output is driven whenever the BSY bit is set in any SATA port. The SATALED# is an active - low open - drain output. When SATALED# is low, the LED should be active. When SATALED# is high, the LED should be inactive.

## 24.6.8 Advanced Host Controller Interface (AHCI) Operation

The PCH SATA controller provides hardware support for Advanced Host Controller Interface (AHCI), a standardized programming interface for SATA host controllers developed through a joint industry effort. Platforms supporting AHCI may take advantage of performance features such as port independent DMA Engines—each device is treated as a master—and hardware-assisted native command queuing.

AHCI defines transactions between the SATA controller and software and enables advanced performance and usability with SATA. Platforms supporting AHCI may take advantage of performance features such as no master/slave designation for SATA devices—each device is treated as a master—and hardware assisted native command queuing. AHCI also provides usability enhancements such as hot - plug and advanced power management. AHCI requires appropriate software support (such as, an AHCI driver) and for some features, hardware support in the SATA device or additional platform hardware. Visit the Intel web site for current information on the AHCI specification.

The PCH SATA controller supports all of the mandatory features of the *Serial ATA Advanced Host Controller Interface Specification*, Revision 1.3.1 and many optional features, such as hardware assisted native command queuing, aggressive power management, LED indicator support, and hot - plug through the use of interlock switch support (additional platform hardware and software may be required depending upon the implementation).



## **NOTE**

For reliable device removal notification while in AHCI operation without the use of interlock switches (surprise removal), interface power management should be disabled for the associated port. Refer to the Section 7.3.1 of the AHCI Specification for more information.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

151

Doc. No.: 576591, Rev.: 1.2



# **25.0** System Management Interface and SMLink

The PCH provides two SMLink interfaces, SMLink0 and SMLink1. The interfaces are intended for system management and are controlled by the Intel<sup>®</sup> CSME. Refer System Management on page 33 for more detail.

# 25.1 Acronyms

| Acronyms | Description                     |
|----------|---------------------------------|
| ВМС      | Baseboard Management Controller |
| EC       | Embedded Controller             |

# 25.2 Signal Description

| Name                                              | Туре | Description                                                                                                                                                                                                                                                                       |
|---------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INTRUDER#                                         | I    | Intruder Detect: This signal can be set to disable the system if box detected open.                                                                                                                                                                                               |
| SMLODATA/<br>GPP_C4GPP_C4                         | I/OD | System Management Link 0 Data: SMBus link to external PHY. External Pull-up resistor required.                                                                                                                                                                                    |
| SMLOCLK/GPP_C3                                    | I/OD | System Management Link 0 Clock External Pull-up resistor required.                                                                                                                                                                                                                |
| SMLOALERT# / GPP_C5                               | I/OD | System Management 0 Alert: Alert for the SMBus controller to optional Embedded Controller or BMC. External Pull-up resistor required.                                                                                                                                             |
| SML1CLK /GPP_C6/<br>SUSWARN# /<br>SUSPWRDNACK     | I/OD | System Management Link 1 Clock: SMBus link to optional Embedded Controller or BMC. External Pull-up resistor required.                                                                                                                                                            |
| SML1DATA/GPP_C7 /<br>SUSACK#                      | I/OD | System Management Link 1 Data: SMBus link to optional Embedded Controller or BMC. External Pull-up resistor required.                                                                                                                                                             |
| SML1ALERT#/<br>PCHHOT# /GPP_B23 /<br>GSPI1_CS1#   | I/OD | System Management 1 Alert: Alert for the SMBus controller to optional Embedded Controller or BMC. A soft-strap determines the native function SML1ALERT# or PCHHOT# usage.  This is NOT the right Alert pin for USB-C* usage.  External Pull-up resistor is required on this pin. |
| PMCALERT#/GPP_B11                                 | I/OD | USB Type-C* PD Controller / Re-timer Alert: Alert for the SMLink1 Bus controller to all USB Type-C* PD Controllers, mandatory requirement for integrated USB-C* feature to work.  External Pull-up resistor is required on this pin.                                              |
| PCHHOT# / GPP_B23 /<br>SML1ALERT# /<br>GSPI1_CS1# | OD   | This signal is used to indicate a PCH temperature out of bounds condition to an external EC.  An external pull-up resistor is required on this signal.SML1ALERT# is IOD, PCHHOT# is OD.                                                                                           |



# 25.3 Integrated Pull-Ups and Pull-Downs

| Signal         | Resistor Type | Value         | Notes                                                                |
|----------------|---------------|---------------|----------------------------------------------------------------------|
| SML[1:0]ALERT# | Pull-down     | 20 kohm ± 30% | The internal pull-down resistor is disable after RSMRST# deasserted. |
| РСННОТ#        |               |               | The internal pull-down resistor is disable after RSMRST# deasserted. |

# 25.4 I/O Signal Planes and States

| Signal Name    | Power Plane | During Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5                | Deep Sx |
|----------------|-------------|---------------------------|--------------------------------------|-------------------------|---------|
| INTRUDER#      | RTC         | Undriven                  | Undriven                             | Undriven                | OFF     |
| SML[1:0]DATA   | Primary     | Undriven                  | Undriven                             | Undriven                | OFF     |
| SML[1:0]CLK    | Primary     | Undriven                  | Undriven                             | Undriven                | OFF     |
| SML[1:0]ALERT# | Primary     | Pull-down<br>(Internal)   | Driven Low                           | Pull-down<br>(Internal) | OFF     |
| РСННОТ#        | Primary     | Pull-down<br>(Internal)   | Driven Low                           | Pull-down<br>(Internal) | OFF     |
| PMCALERT#      | Primary     | Undriven                  | Undriven                             | Undriven                | OFF     |

Note: 1. Reset reference for primary well pins is RSMRST# and RTC well pins is RTCRST#.

# **25.5** Functional Description

The SMLink interfaces are controlled by the Intel<sup>®</sup> CSME.

SMLink0 is mainly used for integrated LAN. When an Intel LAN PHY is connected to SMLink0, a soft strap must be set to indicate that the PHY is connected to SMLink0. The interface will be running at the frequency of up to 1 MHz depending on different factors such as board routing or bus loading when the Fast Mode is enabled using a soft strap. Refer to the latest SPI Programming Guide for more detail.

SMLink1 can be used with an Embedded Controller (EC) or Baseboard Management Controller (BMC).

Both SMLink0 and SMLink1 support up to 1 MHz.

# 25.5.1 Integrated USB-C Usage

SMLink1 is used to communicate with USB-C\* PD Controller on the platform to configure different modes such as USB, DP, Thunderbolt etc. When used for Integrated USB-C purposes, a soft strap must be set to indicate that integrated USB-C ports from CPU are being used.

SMLINK1 uses master mode and gets an alert signal from PMCALERT#.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 153

Doc. No.: 576591, Rev.: 1.2



Based on capabilities of different PD Controllers, re-timers needed for USB-C connector on the platform may need to be controlled by SoC also. In these cases, both PD Controller and Re-timers will be connected to SMLink1. SMLink1 is used for all USB-C connectors on the platform.

U-SKU supports four integrated USB-C ports and Y-SKU supports three integrated USB-C ports. Due to this, there could be maximum of four PD Controller and four retimers. This translates to maximum of eight devices on the SMLINK1 bus for a platform.

USB-C connectors are present on edges of systems and could also be on opposite ends, so (SMLink1, PMCAlert) could be routed to long distance on the motherboard provided total bus capacitance specification is met.

USB-C Re-timer control (like Firmware Load, USB-C configuration) handling depends on the number of  $I^2C$  ports available on the PD controller.

If the PD controller has two  $I^2C$  ports then PCH PMC will handle the Re-timer and PD controller, but if the PD controller has three or more  $I^2C$  ports then PCH PMC will handle only PD controller. Re-timers can be handled by PD controller.

SMLink1 should be run at 400 KHz when used for USB-C purposes.



#### **Host System Management Bus (SMBus) Controller** 26.0

The PCH provides a System Management Bus (SMBus) 2.0 host controller as well as an SMBus Slave Interface. The PCH is also capable of operating in a mode in which it can communicate with I<sup>2</sup>C compatible devices.

The host SMBus controller supports up to 100 kHz clock speed.

#### 26.1 **Acronyms**

| Acronyms | Description                 |
|----------|-----------------------------|
| ARP      | Address Resolution Protocol |
| CRC      | Cyclic Redundancy Check     |
| PEC      | Package Error Checking      |
| SMBus    | System Management Bus       |

#### 26.2 References

| Specification                                            | Location                    |
|----------------------------------------------------------|-----------------------------|
| System Management Bus (SMBus) Specification, Version 2.0 | http://www.smbus.org/specs/ |

#### **Signal Description** 26.3

| Name              | Туре | Description                                                                                                         |  |
|-------------------|------|---------------------------------------------------------------------------------------------------------------------|--|
| SMBCLK/GPP_C0     | I/OD | SMBus Clock. External Pull-up resistor is required.                                                                 |  |
| SMBDATA/GPP_C1    | I/OD | SMBus Data. External Pull-up resistor is required.                                                                  |  |
| SMBALERT#/ GPP_C2 | I/OD | <b>SMBus Alert:</b> This signal is used to wake the system or generate SMI#. External Pull-up resistor is required. |  |

#### **Integrated Pull-Ups and Pull-Downs** 26.4

| Signal    | Resistor Type | Value         | Notes                                                                 |
|-----------|---------------|---------------|-----------------------------------------------------------------------|
| SMBALERT# | Pull-down     | 20 kohm ± 30% | The internal pull-down resistor is disable after RSMRST# de-asserted. |

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 



# 26.5 I/O Signal Planes and States

| Signal Name                                                | Power Plane | During Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5 | Deep Sx  |
|------------------------------------------------------------|-------------|---------------------------|--------------------------------------|----------|----------|
| SMBDATA                                                    | Primary     | Undriven                  | Undriven                             | Undriven | Undriven |
| SMBCLK                                                     | Primary     | Undriven                  | Undriven                             | Undriven | Undriven |
| SMBALERT#                                                  | Primary     | Undriven                  | Undriven                             | Undriven | OFF      |
| Note: 1. Reset reference for primary well pins is RSMRST#. |             |                           |                                      |          |          |

## **26.6 Functional Description**

The PCH provides an System Management Bus (SMBus) 2.0 host controller as well as an SMBus Slave Interface.

- **Host Controller:** Provides a mechanism for the processor to initiate communications with SMBus peripherals (slaves). The PCH is also capable of operating in a mode in which it can communicate with I<sup>2</sup>C compatible devices.
- **Slave Interface:** Allows an external master to read from or write to the PCH. Write cycles can be used to cause certain events or pass messages, and the read cycles can be used to determine the state of various status bits. The PCH's internal host controller cannot access the PCH's internal Slave Interface.

## **26.6.1** Host Controller

The host SMBus controller supports up to 100 - KHz clock speed and is clocked by the RTC clock.

The PCH can perform SMBus messages with either Packet Error Checking (PEC) enabled or disabled. The actual PEC calculation and checking is performed in SW. The SMBus host controller logic can automatically append the CRC byte if configured to do so.

The SMBus Address Resolution Protocol (ARP) is supported by using the existing host controller commands through software, except for the Host Notify command (which is actually a received message).

The PCH SMBus host controller checks for parity errors as a target. If an error is detected, the detected parity error bit in the PCI Status Register is set.

## **Host Controller Operation Overview**

The SMBus host controller is used to send commands to other SMBus slave devices. Software sets up the host controller with an address, command, and, for writes, data and optional PEC; and then tells the controller to start. When the controller has finished transmitting data on writes, or receiving data on reads, it generates an SMI# or interrupt, if enabled.

The host controller supports eight command protocols of the SMBus interface (Refer to the System Management Bus (SMBus) Specification, Version 2.0): Quick Command, Send Byte, Receive Byte, Write Byte/Word, Read Byte/Word, Process Call, Block Read/Write, and Block Write-Block Read Process Call.

October 2019

Doc. No.: 576591, Rev.: 1.2



The SMBus host controller requires that the various data and command fields be setup for the type of command to be sent. When software sets the START bit, the SMBus Host controller performs the requested transaction, and interrupts the processor (or generates an SMI#) when the transaction is completed. Once a START command has been issued, the values of the "active registers" (Host Control, Host Command, Transmit Slave Address, Data 0, Data 1) should not be changed or read until the interrupt status message (INTR) has been set (indicating the completion of the command). Any register values needed for computation purposes should be saved prior to issuing of a new command, as the SMBus host controller updates all registers while completing the new command.

Slave functionality, including the Host Notify protocol, is available on the SMBus pins.

Using the SMB host controller to send commands to the PCH SMB slave port is not supported.

#### **Command Protocols**

In all of the following commands, the Host Status Register (offset 00h) is used to determine the progress of the command. While the command is in operation, the HOST\_BUSY bit is set. If the command completes successfully, the INTR bit will be set in the Host Status Register. If the device does not respond with an acknowledge, and the transaction times out, the DEV\_ERR bit is set.

If software sets the KILL bit in the Host Control Register while the command is running, the transaction will stop and the FAILED bit will be set after the PCH forces a time - out. In addition, if KILL bit is set during the CRC cycle, both the CRCE and DEV ERR bits will also be set.

### **Quick Command**

When programmed for a Quick Command, the Transmit Slave Address Register is sent. The PEC byte is never appended to the Quick Protocol. Software should force the PEC\_EN bit to 0 when performing the Quick Command. Software must force the I2C\_EN bit to 0 when running this command. Refer Section 5.5.1 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol.

### Send Byte/Receive Byte

For the Send Byte command, the Transmit Slave Address and Device Command Registers are sent. For the Receive Byte command, the Transmit Slave Address Register is sent. The data received is stored in the DATA0 register. Software must force the I2C EN bit to 0 when running this command.

The Receive Byte is similar to a Send Byte, the only difference is the direction of data transfer. Refer to the Sections 5.5.2 and 5.5.3 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol.

### Write Byte/Word

The first byte of a Write Byte/Word access is the command code. The next 1 or 2 bytes are the data to be written. When programmed for a Write Byte/Word command, the Transmit Slave Address, Device Command, and Data0 Registers are sent. In addition, the Data1 Register is sent on a Write Word command. Software must force the I2C\_EN bit to 0 when running this command. Refer to the Section 5.5.4 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
157



#### Read Byte/Word

Reading data is slightly more complicated than writing data. First the PCH must write a command to the slave device. Then it must follow that command with a repeated start condition to denote a read from that device's address. The slave then returns 1 or 2 bytes of data. Software must force the I2C\_EN bit to 0 when running this command.

When programmed for the read byte/word command, the Transmit Slave Address and Device Command Registers are sent. Data is received into the DATA0 on the read byte, and the DATO and DATA1 registers on the read word. Refer to the Section 5.5.5 of the *System Management Bus (SMBus) Specification*, Version 2.0 for the format of the protocol.

#### **Process Call**

The process call is so named because a command sends data and waits for the slave to return a value dependent on that data. The protocol is simply a Write Word followed by a Read Word, but without a second command or stop condition.

When programmed for the Process Call command, the PCH transmits the Transmit Slave Address, Host Command, DATA0 and DATA1 registers. Data received from the device is stored in the DATA0 and DATA1 registers.

The Process Call command with I2C\_EN set and the PEC\_EN bit set produces undefined results. Software must force either I2C\_EN or PEC\_EN to 0 when running this command. Refer to the Section 5.5.6 of the *System Management Bus (SMBus) Specification*, Version 2.0 for the format of the protocol.

### **NOTES**

- 1. For process call command, the value written into bit 0 of the Transmit Slave Address Register needs to be 0.
- 2. If the I2C\_EN bit is set, the protocol sequence changes slightly, the Command Code (Bits 18:11 in the bit sequence) are not sent. As a result, the slave will not acknowledge (Bit 19 in the sequence).

#### **Block Read/Write**

The PCH contains a 32 - byte buffer for read and write data which can be enabled by setting bit 1 of the Auxiliary Control register at offset 0Dh in I/O space, as opposed to a single byte of buffering. This 32 - byte buffer is filled with write data before transmission, and filled with read data on reception. In the PCH, the interrupt is generated only after a transmission or reception of 32 bytes, or when the entire byte count has been transmitted/received.

The byte count field is transmitted but ignored by the PCH as software will end the transfer after all bytes it cares about have been sent or received.

For a Block Write, software must either force the I2C\_EN bit or both the PEC\_EN and AAC bits to 0 when running this command.

October 2019

Doc. No.: 576591, Rev.: 1.2



The block write begins with a slave address and a write condition. After the command code the PCH issues a byte count describing how many more bytes will follow in the message. If a slave had 20 bytes to send, the first byte would be the number 20 (14h), followed by 20 bytes of data. The byte count may not be 0. A Block Read or Write is allowed to transfer a maximum of 32 data bytes.

When programmed for a block write command, the Transmit Slave Address, Device Command, and Data0 (count) registers are sent. Data is then sent from the Block Data Byte register; the total data sent being the value stored in the Data0 Register.

On block read commands, the first byte received is stored in the Data0 register, and the remaining bytes are stored in the Block Data Byte register. Refer section 5.5.7 of the *System Management Bus (SMBus) Specification*, Version 2.0 for the format of the protocol.

#### NOTE

For Block Write, if the I2C\_EN bit is set, the format of the command changes slightly. The PCH will still send the number of bytes (on writes) or receive the number of bytes (on reads) indicated in the DATA0 register. However, it will not send the contents of the DATA0 register as part of the message. When operating in  $I^2C$  mode (I2C\_EN bit is set), the PCH will never use the 32 - byte buffer for any block commands.

#### I<sup>2</sup>C\* Read

This command allows the PCH to perform block reads to certain  $I^2C$  devices, such as serial  $E^2PROMs$ . The SMBus Block Read supports the 7 - bit addressing mode only.

However, this does not allow access to devices using the  $I^2C$  "Combined Format" that has data bytes after the address. Typically these data bytes correspond to an offset (address) within the serial memory chips.

#### **NOTE**

This command is supported independent of the setting of the I2C\_EN bit. The  $\rm I^2C$  Read command with the PEC\_EN bit set produces undefined results. Software must force both the PEC\_EN and AAC bit to 0 when running this command.

For  $I^2C$  Read command, the value written into bit 0 of the Transmit Slave Address Register (SMB I/O register, offset 04h) needs to be 0.

The format that is used for the command is shown in the table below:

Table 56. I<sup>2</sup>C\* Block Read

| Bit   | Description            |
|-------|------------------------|
| 1     | Start                  |
| 8:2   | Slave Address – 7 bits |
| 9     | Write                  |
| 10    | Acknowledge from slave |
| 18:11 | Send DATA1 register    |
| 19    | Acknowledge from slave |
|       | continued              |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
159



| Bit   | Description                       |
|-------|-----------------------------------|
| 20    | Repeated Start                    |
| 27:21 | Slave Address – 7 bits            |
| 28    | Read                              |
| 29    | Acknowledge from slave            |
| 37:30 | Data byte 1 from slave – 8 bits   |
| 38    | Acknowledge                       |
| 46:39 | Data byte 2 from slave – 8 bits   |
| 47    | Acknowledge                       |
| -     | Data bytes from slave/Acknowledge |
| -     | Data byte N from slave – 8 bits   |
| -     | NOT Acknowledge                   |
| -     | Stop                              |

The PCH will continue reading data from the peripheral until the NAK is received.

#### Block Write - Block Read Process Call

The block write - block read process call is a two - part message. The call begins with a slave address and a write condition. After the command code the host issues a write byte count (M) that describes how many more bytes will be written in the first part of the message. If a master has 6 bytes to send, the byte count field will have the value 6 (0000 0110b), followed by the 6 bytes of data. The write byte count (M) cannot be 0.

The second part of the message is a block of read data beginning with a repeated start condition followed by the slave address and a Read bit. The next byte is the read byte count (N), which may differ from the write byte count (M). The read byte count (N) cannot be 0.

The combined data payload must not exceed 32 bytes. The byte length restrictions of this process call are summarized as follows:

- M ≥ 1 byte
- N ≥ 1 byte
- M + N ≤ 32 bytes

The read byte count does not include the PEC byte. The PEC is computed on the total message beginning with the first slave address and using the normal PEC computational rules. It is highly recommended that a PEC byte be used with the Block Write - Block Read Process Call. Software must do a read to the command register (offset 2h) to reset the 32 byte buffer pointer prior to reading the block data register.

### **NOTES**

1. There is no STOP condition before the repeated START condition, and that a NACK signifies the end of the read transfer.

October 2019

Doc. No.: 576591, Rev.: 1.2

2. E32B bit in the Auxiliary Control register must be set when using this protocol.



Refer to the Section 5.5.8 of the System Management Bus (SMBus) Specification, Version 2.0 for the format of the protocol.

#### **Bus Arbitration**

Several masters may attempt to get on the bus at the same time by driving the SMBDATA line low to signal a start condition. The PCH continuously monitors the SMBDATA line. When the PCH is attempting to drive the bus to a 1 by letting go of the SMBDATA line, and it samples SMBDATA low, then some other master is driving the bus and the PCH will stop transferring data.

If the PCH sees that it has lost arbitration, the condition is called a collision. The PCH will set the BUS\_ERR bit in the Host Status Register, and if enabled, generates an interrupt or SMI#. The processor is responsible for restarting the transaction.

## **Clock Stretching**

Some devices may not be able to handle their clock toggling at the rate that the PCH as an SMBus master would like. They have the capability of stretching the low time of the clock. When the PCH attempts to release the clock (allowing the clock to go high), the clock will remain low for an extended period of time.

The PCH monitors the SMBus clock line after it releases the bus to determine whether to enable the counter for the high time of the clock. While the bus is still low, the high time counter must not be enabled. Similarly, the low period of the clock can be stretched by an SMBus master if it is not ready to send or receive data.

### **Bus Timeout (PCH as SMBus Master)**

If there is an error in the transaction, such that an SMBus device does not signal an acknowledge or holds the clock lower than the allowed Timeout time, the transaction will time out. The PCH will discard the cycle and set the DEV ERR bit. The timeout minimum is 25 ms (800 RTC clocks). The Timeout counter inside the PCH will start after the first bit of data is transferred by the PCH and it is waiting for a response.

The 25 - ms Timeout counter will not count under the following conditions:

- 1. BYTE DONE STATUS bit (SMBus I/O Offset 00h, Bit 7) is set
- 2. The SECOND TO STS bit (TCO I/O Offset 06h, Bit 1) is not set (this indicates that the system has not locked up).

### Interrupts/SMI#

The PCH SMBus controller uses PIRQB# as its interrupt pin. However, the system can alternatively be set up to generate SMI# instead of an interrupt, by setting the SMBUS SMI EN bit.

The three tables below, specify how the various enable bits in the SMBus function control the generation of the interrupt, Host and Slave SMI, and Wake internal signals. The rows in the tables are additive, which means that if more than one row is true for a particular scenario then the Results for all of the activated rows will occur.

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 



#### **Table 57. Enable for SMBALERT#**

| Event                                                      | INTREN (Host<br>Control I/O<br>Register, Offset<br>02h, Bit 0) | SMB_SMI_EN (Host<br>Configuration<br>Register,<br>D31:F4:Offset 40h, Bit<br>1) | SMBALERT_DIS (Slave<br>Command I/O<br>Register, Offset 11h,<br>Bit 2) | Result                               |
|------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------|
| SMBALERT# asserted                                         | x                                                              | X                                                                              | X                                                                     | Wake generated                       |
| low (always reported<br>in Host Status<br>Register, Bit 5) | Х                                                              | 1                                                                              | 0                                                                     | Slave SMI# generated (SMBUS_SMI_STS) |
|                                                            | 1                                                              | 0                                                                              | 0                                                                     | Interrupt generated                  |

## **Table 58.** Enables for SMBus Slave Write and SMBus Host Events

| Event                                         | INTREN (Host Control<br>I/O Register, Offset<br>02h, Bit 0) | SMB_SMI_EN (Host<br>Configuration Register,<br>D31:F4:Offset 40h, Bit 1) | Event                                                                        |
|-----------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------|
| Slave Write to Wake/SMI#<br>Command           | X                                                           | Х                                                                        | Wake generated when asleep. Slave SMI# generated when awake (SMBUS_SMI_STS). |
| Slave Write to<br>SMLINK_SLAVE_SMI<br>Command | х                                                           | х                                                                        | Slave SMI# generated when in the S0 state (SMBUS_SMI_STS)                    |
| Any combination of Host                       | 0                                                           | X                                                                        | None                                                                         |
| Status Register [4:1] asserted                | 1                                                           | 0                                                                        | Interrupt generated                                                          |
|                                               | 1                                                           | 1                                                                        | Host SMI# generated                                                          |

### Table 59. Enables for the Host Notify Command

| HOST_NOTIFY_INTREN (Slave Control I/O Register, Offset 11h, Bit 0) | SMB_SMI_EN (Host<br>Configuration Register,<br>D31:F4:Off40h, Bit 1) | HOST_NOTIFY_WKEN (Slave Control I/O Register, Offset 11h, Bit 1) | Result                                  |
|--------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------|
| 0                                                                  | X                                                                    | 0                                                                | None                                    |
| X                                                                  | X                                                                    | 1                                                                | Wake generated                          |
| 1                                                                  | 0                                                                    | X                                                                | Interrupt generated                     |
| 1                                                                  | 1                                                                    | X                                                                | Slave SMI# generated<br>(SMBUS_SMI_STS) |

## **SMBus CRC Generation and Checking**

If the AAC bit is set in the Auxiliary Control register, the PCH automatically calculates and drives CRC at the end of the transmitted packet for write cycles, and will check the CRC for read cycles. It will not transmit the contents of the PEC register for CRC. The PEC bit must not be set in the Host Control register if this bit is set, or unspecified behavior will result.

October 2019

Doc. No.: 576591, Rev.: 1.2

If the read cycle results in a CRC error, the DEV\_ERR bit and the CRCE bit in the Auxiliary Status register at Offset 0Ch will be set.



#### 26.6.2 SMBus Slave Interface

The PCH SMBus Slave interface is accessed using the SMBus. The SMBus slave logic will not generate or handle receiving the PEC byte and will only act as a Legacy Alerting Protocol device. The slave interface allows the PCH to decode cycles, and allows an external micro controller to perform specific actions.

Key features and capabilities include:

- Supports decode of three types of messages: Byte Write, Byte Read, and Host Notify.
- Receive Slave Address register: This is the address that the PCH decodes. A default value is provided so that the slave interface can be used without the processor having to program this register.
- Receive Slave Data register in the SMBus I/O space that includes the data written by the external micro controller.
- Registers that the external micro controller can read to get the state of the PCH.
  - Status bits to indicate that the SMBus slave logic caused an interrupt or SMI#
     Bit 0 of the Slave Status Register for the Host Notify command.
  - Bit 16 of the SMI Status Register for all others.

#### **NOTES**

The external micro controller should not attempt to access the PCH SMBus slave logic until either:

- 800 milliseconds after both: RTCRST# is high and RSMRST# is high, OR
- The PLTRST# de asserts

If a master leaves the clock and data bits of the SMBus interface at 1 for 50  $\mu$ s or more in the middle of a cycle, the PCH slave logic's behavior is undefined. This is interpreted as an unexpected idle and should be avoided when performing management activities to the slave logic.

## **Format of Slave Write Cycle**

The external master performs Byte Write commands to the PCH SMBus Slave I/F. The "Command" field (bits 11:18) indicate which register is being accessed. The Data field (bits 20:27) indicate the value that should be written to that register.

The table below has the values associated with the registers.

#### **Table 60.** Slave Write Registers

| Register | Function                                                                              |  |
|----------|---------------------------------------------------------------------------------------|--|
| 0        | Command Register. Refer to the table below for valid values written to this register. |  |
| 1-3      | Reserved                                                                              |  |
| 4        | Data Message Byte 0                                                                   |  |
| 5        | Data Message Byte 1                                                                   |  |
| 6-7      | Reserved                                                                              |  |
|          | continued                                                                             |  |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

163



| Register | Function |  |
|----------|----------|--|
| 8        | Reserved |  |
| 9-FFh    | Reserved |  |

Note: The external micro controller is responsible to make sure that it does not update the contents of the data byte registers until they have been read by the system processor. The PCH overwrites the old value with any new value received. A race condition is possible where the new value is being written to the register just at the time it is being read. The PCH will not attempt to cover this race condition (that is, unpredictable results in this case).

## **Table 61. Command Types**

| Command Type | Description                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 1            | <b>WAKE/SMI#.</b> This command wakes the system if it is not already awake. If system is already awake, an SMI# is generated.                                                                                                                                                                                                                                                                                 |  |
| 2            | <b>Unconditional Powerdown.</b> This command sets the PWRBTNOR_STS bit, and has the same effect as the Power button Override occurring.                                                                                                                                                                                                                                                                       |  |
| 3            | <b>HARD RESET WITHOUT CYCLING:</b> This command causes a soft reset of the system (does not include cycling of the power supply). This is equivalent to a write to the CF9h register with Bits 2:1 set to 1, but Bit 3 set to 0.                                                                                                                                                                              |  |
| 4            | <b>HARD RESET SYSTEM.</b> This command causes a hard reset of the system (including cycling of the power supply). This is equivalent to a write to the CF9h register with Bits 3:1 set to 1.                                                                                                                                                                                                                  |  |
| 5            | <b>Disable the TCO Messages.</b> This command will disable the PCH from sending Heartbeat and Event messages. Once this command has been executed, Heartbeat and Event message reporting can only be re - enabled by assertion and then de - assertion of the RSMRST# signal.                                                                                                                                 |  |
| 6            | WD RELOAD: Reload watchdog timer.                                                                                                                                                                                                                                                                                                                                                                             |  |
| 7            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 8            | SMLINK_SLV_SMI. When the PCH detects this command type while in the S0 state, it sets the SMLINK_SLV_SMI_STS bit. This command should only be used if the system is in an S0 state. If the message is received during S3–S5 states, the PCH acknowledges it, but the SMLINK_SLV_SMI_STS bit does not get set.  Note: It is possible that the system transitions out of the S0 state at the same time that the |  |
|              | SMLINK_SLV_SMI command is received. In this case, the SMLINK_SLV_SMI_STS bit may get set but not serviced before the system goes to sleep. Once the system returns to S0, the SMI associated with this bit would then be generated. Software must be able to handle this scenario.                                                                                                                            |  |
| 9-FFh        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                     |  |

### **Format of Read Command**

The external master performs Byte Read commands to the PCH SMBus Slave interface. The "Command" field (bits 18:11) indicate which register is being accessed. The Data field (bits 30:37) contain the value that should be read from that register.

October 2019

Doc. No.: 576591, Rev.: 1.2

**Table 62.** Slave Read Cycle Format

| Bit | Description            | Driven By                 | Comment                                            |
|-----|------------------------|---------------------------|----------------------------------------------------|
| 1   | Start                  | External Micro controller |                                                    |
| 2-8 | Slave Address - 7 bits | External Micro controller | Must match value in Receive Slave Address register |
| 9   | Write                  | External Micro controller | Always 0                                           |
| 10  | ACK                    | PCH                       |                                                    |
|     |                        | <u> </u>                  | continued                                          |



| Bit   | Description            | Driven By                 | Comment                                                                                                         |
|-------|------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------|
| 11-18 | Command code – 8 bits  | External Micro controller | Indicates which register is being accessed.<br>Refer to the Table below for a list of<br>implemented registers. |
| 19    | ACK                    | PCH                       |                                                                                                                 |
| 20    | Repeated Start         | External Micro controller |                                                                                                                 |
| 21-27 | Slave Address - 7 bits | External Micro controller | Must match value in Receive Slave Address register                                                              |
| 28    | Read                   | External Micro controller | Always 1                                                                                                        |
| 29    | ACK                    | PCH                       |                                                                                                                 |
| 30-37 | Data Byte              | PCH                       | Value depends on register being accessed.<br>Refer to the Table below for a list of<br>implemented registers.   |
| 38    | NOT ACK                | External Micro controller |                                                                                                                 |
| 39    | Stop                   | External Micro controller |                                                                                                                 |

## **Table 63.** Data Values for Slave Read Registers

| Register | Bits | Description                                                                                                                                                                                     |  |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0        | 7:0  | Reserved                                                                                                                                                                                        |  |
| 1        | 2:0  | System Power State  000 = S0  011 = S3  100 = S4  101 = S5  Others = Reserved                                                                                                                   |  |
|          | 7:3  | Reserved                                                                                                                                                                                        |  |
| n n      | 3:0  | Reserved                                                                                                                                                                                        |  |
| 2        | 7:4  | Reserved                                                                                                                                                                                        |  |
| 3        | 5:0  | Watchdog Timer current value  Note: The Watchdog Timer has 10 bits, but this field is only 6 bits. If the current value is greater than 3Fh, the PCH will always report 3Fh in this field.      |  |
|          | 7:6  | Reserved                                                                                                                                                                                        |  |
|          | 0    | <b>Intruder Detect</b> . 1 = The Intruder Detect (INTRD_DET) bit is set. This indicates that the system cover has probably been opened.                                                         |  |
|          | 1    | Reserved                                                                                                                                                                                        |  |
|          | 2    | Reserved                                                                                                                                                                                        |  |
| 4        | 3    | 1 = <b>SECOND_TO_STS</b> bit set. This bit will be set after the second Timeout (SECOND_TO_STS bit) of the Watchdog Timer occurs.                                                               |  |
|          | 6:4  | Reserved. Will always be 0, but software should ignore.                                                                                                                                         |  |
|          | 7    | <b>SMBALERT# Status.</b> Reflects the value of the SMBALERT# pin (when the pin is configured to SMBALERT#). Valid only if SMBALERT_DISABLE = 0. Value always returns 1 if SMBALERT_DISABLE = 1. |  |
| 5        | 0    | <b>FWH bad bit.</b> This bit will be 1 to indicate that the FWH read returned FFh, which indicates that it is probably blank.                                                                   |  |
|          | 1    | Battery Low Status. 1 if the BATLOW# pin a low.                                                                                                                                                 |  |
|          |      | continued                                                                                                                                                                                       |  |



| Register | Bits | Description                                                                                                                                                                        |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 2    | <b>SYS_PWROK Failure Status:</b> This bit will be 1 if the SYSPWR_FLR bit in the GEN_PMCON_2 register is set.                                                                      |
|          | 3    | Reserved                                                                                                                                                                           |
|          | 4    | Reserved                                                                                                                                                                           |
|          | 5    | <b>POWER_OK_BAD:</b> Indicates the failure core power well ramp during boot/resume. This bit will be active if the SLP_S3# pin is de - asserted and PCH_PWROK pin is not asserted. |
|          | 6    | <b>Thermal Trip:</b> This bit will shadow the state of processor Thermal Trip status bit (CTS). Events on signal will not create a event message                                   |
|          |      | Reserved: Default value is "X"                                                                                                                                                     |
|          | 7    | Note: Software should not expect a consistent value when this bit is read through SMBUS/SMLink                                                                                     |
| 6        | 7:0  | Contents of the Message 1 register.                                                                                                                                                |
| 7        | 7:0  | Contents of the Message 2 register.                                                                                                                                                |
| 8        | 7:0  | Contents of the WDSTATUS register.                                                                                                                                                 |
| 9        | 7:0  | Seconds of the RTC                                                                                                                                                                 |
| А        | 7:0  | Minutes of the RTC                                                                                                                                                                 |
| В        | 7:0  | Hours of the RTC                                                                                                                                                                   |
| С        | 7:0  | "Day of Week" of the RTC                                                                                                                                                           |
| D        | 7:0  | "Day of Month" of the RTC                                                                                                                                                          |
| Е        | 7:0  | Month of the RTC                                                                                                                                                                   |
| F        | 7:0  | Year of the RTC                                                                                                                                                                    |
| 10h-FFh  | 7:0  | Reserved                                                                                                                                                                           |

#### Behavioral Notes

According to SMBus protocol, Read and Write messages always begin with a Start bit—Address—Write bit sequence. When the PCH detects that the address matches the value in the Receive Slave Address register, it will assume that the protocol is always followed and ignore the Write bit (Bit 9) and signal an Acknowledge during bit 10. In other words, if a Start—Address—Read occurs (which is invalid for SMBus Read or Write protocol), and the address matches the PCH's Slave Address, the PCH will still grab the cycle.

Also according to SMBus protocol, a Read cycle contains a Repeated Start—Address—Read sequence beginning at Bit 20. Once again, if the Address matches the PCH's Receive Slave Address, it will assume that the protocol is followed, ignore bit 28, and proceed with the Slave Read cycle.

## **Slave Read of RTC Time Bytes**

The PCH SMBus slave interface allows external SMBus master to read the internal RTC's time byte registers.

The RTC time bytes are internally latched by the PCH's hardware whenever RTC time is not changing and SMBus is idle. This ensures that the time byte delivered to the slave read is always valid and it does not change when the read is still in progress on the bus. The RTC time will change whenever hardware update is in progress, or there is a software write to the RTC time bytes.

October 2019

Doc. No.: 576591, Rev.: 1.2



The PCH SMBus slave interface only supports Byte Read operation. The external SMBus master will read the RTC time bytes one after another. It is the software's responsibility to check and manage the possible time rollover when subsequent time bytes are read.

For example, assuming the RTC time is 11 hours: 59 minutes: 59 seconds. When the external SMBus master reads the hour as 11, then proceeds to read the minute, it is possible that the rollover happens between the reads and the minute is read as 0. This results in 11 hours: 0 minute instead of the correct time of 12 hours: 0 minutes. Unless it is certain that rollover will not occur, software is required to detect the possible time rollover by reading multiple times such that the read time bytes can be adjusted accordingly if needed.

#### **Format of Host Notify Command**

The PCH tracks and responds to the standard Host Notify command as specified in the *System Management Bus (SMBus) Specification,* Version 2.0. The host address for this command is fixed to 0001000b. If the PCH already has data for a previously - received host notify command which has not been serviced yet by the host software (as indicated by the HOST\_NOTIFY\_STS bit), then it will NACK following the host address byte of the protocol. This allows the host to communicate non - acceptance to the master and retain the host notify address and data values for the previous cycle until host software completely services the interrupt.

#### **NOTE**

Host software must always clear the HOST\_NOTIFY\_STS bit after completing any necessary reads of the address and data registers.

The table below shows the Host Notify format:

**Table 64. Host Notify Format** 

| Bit   | Description               | Driven By       | Comment                                                                             |
|-------|---------------------------|-----------------|-------------------------------------------------------------------------------------|
| 1     | Start                     | External Master |                                                                                     |
| 8:2   | SMB Host Address – 7 bits | External Master | Always 0001_000                                                                     |
| 9     | Write                     | External Master | Always 0                                                                            |
| 10    | ACK (or NACK)             | PCH             | PCH NACKs if HOST_NOTIFY_STS is 1                                                   |
| 17:11 | Device Address – 7 bits   | External Master | Indicates the address of the master; loaded into the Notify Device Address Register |
| 18    | Unused – Always 0         | External Master | 7 - bit - only address; this bit is inserted to complete the byte                   |
| 19    | ACK                       | PCH             |                                                                                     |
| 27:20 | Data Byte Low – 8 bits    | External Master | Loaded into the Notify Data Low Byte Register                                       |
| 28    | ACK                       | PCH             |                                                                                     |
| 36:29 | Data Byte High – 8 bits   | External Master | Loaded into the Notify Data High Byte Register                                      |
| 37    | ACK                       | PCH             |                                                                                     |
| 38    | Stop                      | External Master |                                                                                     |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

167

Doc. No.: 576591, Rev.: 1.2



#### **Format of Read Command**

The external master performs Byte Read commands to the PCH SMBus Slave interface. The "Command" field (bits 18:11) indicate which register is being accessed. The Data field (bits 30:37) contain the value that should be read from that register.

**Table 65.** Slave Read Cycle Format

| Bit   | Description            | Driven By                 | Comment                                                                                                        |
|-------|------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------|
| 1     | Start                  | External Micro controller |                                                                                                                |
| 2-8   | Slave Address - 7 bits | External Micro controller | Must match value in Receive Slave Address register                                                             |
| 9     | Write                  | External Micro controller | Always 0                                                                                                       |
| 10    | ACK                    | PCH                       |                                                                                                                |
| 11-18 | Command code – 8 bits  | External Micro controller | Indicates which register is being accessed.<br>Refer to the Tale below for a list of<br>implemented registers. |
| 19    | ACK                    | PCH                       |                                                                                                                |
| 20    | Repeated Start         | External Micro controller |                                                                                                                |
| 21-27 | Slave Address - 7 bits | External Micro controller | Must match value in Receive Slave Address register                                                             |
| 28    | Read                   | External Micro controller | Always 1                                                                                                       |
| 29    | ACK                    | PCH                       |                                                                                                                |
| 30-37 | Data Byte              | РСН                       | Value depends on register being accessed.<br>Refer to the Table below for a list of<br>implemented registers.  |
| 38    | NOT ACK                | External Micro controller |                                                                                                                |
| 39    | Stop                   | External Micro controller |                                                                                                                |

## **Table 66.** Data Values for Slave Read Registers

| Register | Bits | Description                                                                                                                                                                                |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 7:0  | Reserved for capabilities indication. Should always return 00h. Future chips may return another value to indicate different capabilities.                                                  |
| 1        | 2:0  | System Power State<br>000 = S0<br>011 = S3<br>100 = S4<br>101 = S5<br>Others = Reserved                                                                                                    |
|          | 7:3  | Reserved                                                                                                                                                                                   |
| 2        | 3:0  | Reserved                                                                                                                                                                                   |
| 2        | 7:4  | Reserved                                                                                                                                                                                   |
| 3        | 5:0  | Watchdog Timer current value  Note: The Watchdog Timer has 10 bits, but this field is only 6 bits. If the current value is greater than 3Fh, the PCH will always report 3Fh in this field. |
|          | 7:6  | Reserved                                                                                                                                                                                   |
|          |      | continued                                                                                                                                                                                  |



| Register | Bits | Description                                                                                                                                                                                                                |  |  |  |  |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|          | 0    | <b>Intruder Detect.</b> 1 = The Intruder Detect (INTRD_DET) bit is set. This indicates that the system cover has probably been opened.                                                                                     |  |  |  |  |
|          | 1    | <b>Temperature Event.</b> 1 = Temperature Event occurred. This bit will be set if the PCH's THRM# input signal is active. Else this bit will read "0."                                                                     |  |  |  |  |
|          | 2    | DOA Processor Status. This bit will be 1 to indicate that the processor is dead                                                                                                                                            |  |  |  |  |
| 4        | 3    | 1 = <b>SECOND_TO_STS</b> bit set. This bit will be set after the second Timeout (SECOND_TO_STS bit) of the Watchdog Timer occurs.                                                                                          |  |  |  |  |
|          | 6:4  | Reserved. Will always be 0, but software should ignore.                                                                                                                                                                    |  |  |  |  |
|          | 7    | <b>SMBALERT# Status:</b> Reflects the value of the GPIO11/SMBALERT# pin (when the pin is configured as SMBALERT#). Valid only if SMBALERT_DISABLE = 0. Value always return 1 if SMBALERT_DISABLE = 1. (high = 1, low = 0). |  |  |  |  |
|          | 0    | <b>FWH bad bit:</b> This bit will be 1 to indicate that the FWH read returned FFh, which indicates that it is probably blank.                                                                                              |  |  |  |  |
|          | 1    | Battery Low Status: 1 if the BATLOW# pin is a 0.                                                                                                                                                                           |  |  |  |  |
|          | 2    | SYS_PWROK Failure Status: This bit will be 1 if the SYSPWR_FLR bit in the GEN_PMCON_2 register is set.                                                                                                                     |  |  |  |  |
|          | 3    | Reserved                                                                                                                                                                                                                   |  |  |  |  |
| 5        | 4    | Reserved                                                                                                                                                                                                                   |  |  |  |  |
|          | 5    | <b>POWER_OK_BAD:</b> Indicates the failure core power well ramp during boot/resume. This bit will be active if the SLP_S3# pin is de-asserted and PCH_PWROK pin is not asserted.                                           |  |  |  |  |
|          | 6    | <b>Thermal Trip:</b> This bit will shadow the state of processor Thermal Trip status bit (CTS). Events on signal will not create a event message.                                                                          |  |  |  |  |
|          |      | Reserved: Default value is "X"                                                                                                                                                                                             |  |  |  |  |
|          | 7    | Note: Software should not expect a consistent value when this bit is read through SMBUS/SMLink                                                                                                                             |  |  |  |  |
| 6        | 7:0  | Contents of the Message 1 register.                                                                                                                                                                                        |  |  |  |  |
| 7        | 7:0  | Contents of the Message 2 register.                                                                                                                                                                                        |  |  |  |  |
| 8        | 7:0  | Contents of the WDSTATUS register.                                                                                                                                                                                         |  |  |  |  |
| 9        | 7:0  | Seconds of the RTC                                                                                                                                                                                                         |  |  |  |  |
| Α        | 7:0  | Minutes of the RTC                                                                                                                                                                                                         |  |  |  |  |
| В        | 7:0  | Hours of the RTC                                                                                                                                                                                                           |  |  |  |  |
| С        | 7:0  | "Day of Week" of the RTC                                                                                                                                                                                                   |  |  |  |  |
| D        | 7:0  | "Day of Month" of the RTC                                                                                                                                                                                                  |  |  |  |  |
| E        | 7:0  | Month of the RTC                                                                                                                                                                                                           |  |  |  |  |
| F        | 7:0  | Year of the RTC                                                                                                                                                                                                            |  |  |  |  |
| 10h-FFh  | 7:0  | Reserved                                                                                                                                                                                                                   |  |  |  |  |

Doc. No.: 576591, Rev.: 1.2



#### Table 67. Enables for SMBus Slave Write and SMBus Host Events

| Event                                         | INTREN (Host Control<br>I/O Register, Offset<br>02h, Bit 0) | SMB_SMI_EN (Host<br>Configuration Register,<br>D31:F3:Offset 40h, Bit 1) | Event                                                                       |
|-----------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Slave Write to Wake/SMI#<br>Command           | х                                                           | x                                                                        | Wake generated when asleep. Slave SMI# generated when awake (SMBUS_SMI_STS) |
| Slave Write to<br>SMLINK_SLAVE_SMI<br>Command | х                                                           | х                                                                        | Slave SMI# generated when in the S0 state (SMBUS_SMI_STS)                   |
| Any combination of Host                       | 0                                                           | Х                                                                        | None                                                                        |
| Status Register [4:1] asserted                | 1                                                           | 0                                                                        | Interrupt generated                                                         |
|                                               | 1                                                           | 1                                                                        | Host SMI# generated                                                         |

# **26.7 SMBus Power Gating**

SMBus shares the Power Gating Domain with Primary-to-Sideband Bridge (P2SB). A single FET controls the single Power Gating Domain; but SMBus and P2SB each has its own dedicated Power Gating Control Block. The FET is only turned off when all these interfaces are ready to PG entry or already in the PG state.



# **27.0** Serial Peripheral Interface (SPI)

The PCH provides two Serial Peripheral Interfaces (SPI). The SPI0 interface consists of three Chip Select signals. It is allowing up to two flash memory devices (SPI0\_CS0# and SPI0\_CS1#) and one TPM device (SPI0\_CS2#) to be connected to the PCH. The SPI0 interface support either 1.8V or 3.3V. The voltage is selected via a strap on SPIVCCIOSEL signal. Refer VCCSPI Voltage (3.3V or 1.8V) Selection on page 177.

# 27.1 Acronyms

| Acronyms | Description                       |
|----------|-----------------------------------|
| CLK      | Clock                             |
| CS       | Chip Select                       |
| FCBA     | Flash Component Base Address      |
| FIBA     | Flash Initialization Base Address |
| FLA      | Flash Linear Address              |
| FMBA     | Flash Master Base Address         |
| FPSBA    | Flash PCH Strap Base Address      |
| FRBA     | Flash Region Base Address         |
| MDTBA    | MIP Descriptor Table Base Address |
| MISO     | Mater In Slave Out                |
| MOSI     | Mater Out Slave In                |
| ТРМ      | Trusted Platform Module           |

# **27.2** Signal Description

| Name      | Туре | Description                                                                                                                                                                                                                                                    |  |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SPIO_CLK  | 0    | <b>SPI0 Clock</b> : SPI clock signal for the common flash/TPM interface. Supports 20 MHz, 33 MHz and 50 MHz.                                                                                                                                                   |  |
| SPIO_CSO# | 0    | <b>SPI0 Chip Select 0</b> : Used to select the primary SPI0 Flash device.  Note: This signal cannot be used for any other type of device than SPI Flash.                                                                                                       |  |
| SPIO_CS1# | 0    | SPI0 Chip Select 1: Used to select an optional secondary SPI0 Flash device.  Note: This signal cannot be used for any other type of device than SPI Flash.                                                                                                     |  |
| SPIO_CS2# | 0    | SPIO Chip Select 2: Used to select the TPM device if it is connected to the SPIO interface. It cannot be used for any other type of device.                                                                                                                    |  |
| SPI0_MOSI | I/O  | SPIO Master OUT Slave IN: Defaults as a data output pin for PCH in Dual Output Fast Read mode. Can be configured with a Soft Strap as a bidirectional signal (SPIO_IOO) to support the Dual I/O Fast Read, Quad I/O Fast Read and Quad Output Fast Read modes. |  |
|           | 1    | continued                                                                                                                                                                                                                                                      |  |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

171

Doc. No.: 576591, Rev.: 1.2



| Name      | Туре | Description                                                                                                                                                                                                                                                   |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI0_MISO | I/O  | SPIO Master IN Slave OUT: Defaults as a data input pin for PCH in Dual Output Fast Read mode. Can be configured with a Soft Strap as a bidirectional signal (SPI0_IO1) to support the Dual I/O Fast Read, Quad I/O Fast Read and Quad Output Fast Read modes. |
| SPI0_I02  | I/O  | <b>SPIO Data I/O</b> : A bidirectional signal used to support Dual I/O Fast Read, Quad I/O Fast Read and Quad Output Fast Read modes. This signal is not used in Dual Output Fast Read mode.                                                                  |
| SPI0_I03  | I/O  | <b>SPIO Data I/O</b> : A bidirectional signal used to support Dual I/O Fast Read, Quad I/O Fast Read and Quad Output Fast Read modes. This signal is not used in Dual Output Fast Read mode.                                                                  |

# **27.3** Integrated Pull-Ups and Pull-Downs

| Signal        | Resistor Type | Value     | Notes |
|---------------|---------------|-----------|-------|
| SPI0_CLK      | Pull-down     | 20k ± 30% |       |
| SPI0_MOSI     | Pull-up       | 20k ± 30% | Note  |
| SPI0_MISO     | Pull-up       | 20k ± 30% | Note  |
| SPI0_CS[2:0]# | Pull-down     | 20k ± 30% |       |
| SPI0_I0[2:3]  | Pull-up       | 20k ± 30% | Note  |

## **NOTE**

The internal pull-up is disabled when RSMRST# is asserted (during reset) and only enabled after RSMRST# de-assertion.

# 27.4 I/O Signal Planes and States

| Signal Name  | Power Plane | During Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5         | Deep Sx |
|--------------|-------------|---------------------------|--------------------------------------|------------------|---------|
| SPIO_CLK     | Primary     | Internal Pull-down        | Driven Low                           | Driven Low       | Off     |
| SPIO_MOSI    | Primary     | Hi-Z<br>(Refer Note 2)    | Internal PU, then<br>Driven Low      | Driven Low       | Off     |
| SPIO_MISO    | Primary     | Hi-Z                      | Internal Pull-up                     | Internal Pull-up | Off     |
| SPIO_CSO#    | Primary     | Internal Pull-down        | Driven High                          | Driven High      | Off     |
| SPIO_CS1#    | Primary     | Internal Pull-down        | Driven High                          | Driven High      | Off     |
| SPI0_CS2#    | Primary     | Internal Pull-down        | Driven High                          | Driven High      | Off     |
| SPI0_I0[3:2] | Primary     | Hi-Z<br>(Refer Note 2)    | Internal Pull-up                     | Internal Pull-up | Off     |

 $<sup>\</sup>it Notes: 1. \ During \ reset \ refers \ to \ when \ RSMRST\# \ is \ asserted.$ 

# **27.5** Functional Description

This section provides the following information:

<sup>2.</sup> SPIO\_MOSI, SPIO\_IO[3:2] also function as strap pins. The actual pin state during Reset is dependent on the platform Pull-up/Pull-down resistor.



- SPI0 for Flash
- SPI0 Support for TPM

## 27.5.1 SPI0 for Flash

The Serial Peripheral Interface (SPI0) supports two SPI flash devices via two chip select (SPI0\_CS0# and SPI0\_CS1#). The maximum size of flash supported is determined by the SFDP-discovered addressing capability of each device. Each component can be up to 16 MB (32 MB total addressable) using 3-byte addressing. Each component can be up to 64 MB (128 MB total addressable) using 4-byte addressing. Another chip select (SPI0\_CS2#) is also available and only used for TPM on SPI support. PCH drives the SPI0 interface clock at either 20 MHz, 33 MHz, or 50 MHz and will function with SPI flash devices that support at least one of these frequencies. The SPI interface supports either 3.3V or 1.8V.

A SPI0 flash device supporting SFDP (Serial Flash Discovery Parameter) is required for all PCH design. A SPI0 flash device on SPI0\_CS0# with a valid descriptor MUST be attached directly to the PCH.

The PCH supports fast read which consist of:

- 1. Dual Output Fast Read (Single Input Dual Output)
- 2. Dual I/O Fast Read (Dual Input Dual Output)
- 3. Quad Output Fast Read (Single Input Quad Output)
- 4. Quad I/O Fast Read (Quad Input Quad Output)

The PCH SPI0 has a third chip select SPI0\_CS2# for TPM support over SPI. The TPM on SPI0 will use SPI0\_CLK, SPI0\_MISO, SPI0\_MOSI and SPI0\_CS2# SPI signals.

#### **SPIO Supported Features**

#### Descriptor Mode

Descriptor Mode is required for all SKUs of the PCH. Non-Descriptor Mode is not supported.

### SPI0 Flash Regions

In Descriptor Mode the Flash is divided into five separate regions.

## **Table 68. SPIO Flash Regions**

| Region | Content                 |
|--------|-------------------------|
| 0      | Flash Descriptor        |
| 1      | BIOS                    |
| 2      | Intel Management Engine |
| 3      | Gigabit Ethernet        |
| 4      | Platform Data           |
| 5      | EC                      |

Only four masters can access the regions: Host processor running BIOS code, Integrated Gigabit Ethernet and Host processor running Gigabit Ethernet Software, Intel Management Engine, and the EC.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



The Flash Descriptor and Intel<sup>®</sup> ME region are the only required regions. The Flash Descriptor has to be in region 0 and region 0 must be located in the first sector of Device 0 (Offset 0). All other regions can be organized in any order.

Regions can extend across multiple components, but must be contiguous.

## Flash Region Sizes

SPI0 flash space requirements differ by platform and configuration. The Flash Descriptor requires one 4-KB or larger block. GbE requires two 4-KB or larger blocks. The amount of flash space consumed is dependent on the erase granularity of the flash part and the platform requirements for the Intel<sup>®</sup> ME and BIOS regions. The Intel<sup>®</sup> ME region contains firmware to support Intel Active Management Technology and other Intel<sup>®</sup> ME capabilities.

Table 69. Region Size Versus Erase Granularity of Flash Components

| Region     | Size with 4-KB Blocks | Size with 8-KB Blocks | Size with 64-KB Blocks |
|------------|-----------------------|-----------------------|------------------------|
| Descriptor | 4 KB                  | 8 KB                  | 64 KB                  |
| GbE        | 8 KB                  | 16 KB                 | 128 KB                 |
| BIOS       | Varies by Platform    | Varies by Platform    | Varies by Platform     |
| Intel® ME  | Varies by Platform    | Varies by Platform    | Varies by Platform     |
| EC         | Varies by Platform    | Varies by Platform    | Varies by Platform     |

### **Flash Descriptor**

The bottom sector of the flash component 0 contains the Flash Descriptor. The maximum size of the Flash Descriptor is 4 KB. If the block/sector size of the SPI0 flash device is greater than 4 KB, the flash descriptor will only use the first 4 KB of the first block. The flash descriptor requires its own block at the bottom of memory (00h). The information stored in the Flash Descriptor can only be written during the manufacturing process as its read/write permissions must be set to read only when the computer leaves the manufacturing floor.

The Flash Descriptor is made up of eleven sections as shown in the figure below.



Figure 15. Flash Descriptor Regions



- The Flash signature selects Descriptor Mode as well as verifies if the flash is programmed and functioning. The data at the bottom of the flash (offset 10h) must be 0FF0A55Ah in order to be in Descriptor mode.
- The Descriptor map has pointers to the other five descriptor sections as well as the size of each.
- The component section has information about the SPIO flash in the system including: the number of components, density of each, invalid instructions (such as chip erase), and frequencies for read, fast read and write/erase instructions.
- The Region section points to the three other regions as well as the size of each region.
- The master region contains the security settings for the flash, granting read/write permissions for each region and identifying each master by a requester ID.
- The processor and PCH Soft Strap sections contain processor and PCH configurable parameters.
- The Reserved region between the top of the processor strap section and the bottom of the OEM Section is reserved for future chipset usages.
- The Descriptor Upper MAP determines the length and base address of the Management Engine VSCC Table.
- The Management Engine VSCC Table holds the JEDEC ID and the VSCC information of the entire SPI0 Flash supported by the NVM image.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 175



 OEM Section is 256 bytes reserved at the top of the Flash Descriptor for use by OEM.

#### Descriptor Master Region

The master region defines read and write access setting for each region of the SPIO device. The master region recognizes four masters: BIOS, Gigabit Ethernet, Management Engine, and EC. Each master is only allowed to do direct reads of its primary regions.

**Table 70.** Region Access Control Table

| Master Read/Write Access                     |                    |                       |                |      |  |
|----------------------------------------------|--------------------|-----------------------|----------------|------|--|
| Region                                       | Processor and BIOS | Intel <sup>®</sup> ME | GbE Controller | EC   |  |
| BIOS                                         | Read/Write         | N/A                   | Read/Write     | Note |  |
| Intel <sup>®</sup> Management<br>Engine (ME) | N/A                | Read/Write            | Read           | N/A  |  |
| Gigabit Ethernet                             | N/A                | N/A                   | Read/Write     | N/A  |  |
| EC Read N/A N/A Read/Write                   |                    |                       |                |      |  |

## • Flash Descriptor CPU Complex Soft Strap Section

| Region Name                  | Starting Address |
|------------------------------|------------------|
| Signature                    | 10h              |
| Component FCBA               | 30h              |
| Regions FRBA                 | 40h              |
| Masters FMBA                 | 80h              |
| PCH Straps FPSBA             | 100h             |
| MDTBA                        | C00h             |
| PMC Straps                   | C14h             |
| CPU Straps                   | C2Ch             |
| Intel <sup>®</sup> ME Straps | C3Ch             |
| Register Init FIBA           | 340h             |

### Flash Access

There are two types of accesses: Direct Access and Program Register Accesses.

#### Direct Access

- Masters are allowed to do direct read only of their primary region
  - Gigabit Ethernet region can only be directly accessed by the Gigabit Ethernet controller. Gigabit Ethernet software must use Program Registers to access the Gigabit Ethernet region.
- Master's Host or Management Engine virtual read address is converted into the SPIO Flash Linear Address (FLA) using the Flash Descriptor Region Base/Limit registers

October 2019

Doc. No.: 576591, Rev.: 1.2

#### **Direct Access Security**



- Requester ID of the device must match that of the primary Requester ID in the Master Section
- Calculated Flash Linear Address must fall between primary region base/limit
- Direct Write not allowed
- Direct Read Cache contents are reset to 0's on a read from a different master

#### **Program Register Access**

- Program Register Accesses are not allowed to cross a 4-KB boundary and can not issue a command that might extend across two components
- Software programs the FLA corresponding to the region desired
  - Software must read the devices Primary Region Base/Limit address to create a FLA.

#### **Register Access Security**

Only primary region masters can access the registers

#### 27.5.2 **SPIO Support for TPM**

The PCH's SPI0 flash controller supports a discrete TPM on the platform via its dedicated SPIO CS2# signal. The platform must have no more than 1 TPM.

SPI0 controller supports accesses to SPI0 TPM at approximately 17 MHz, 33 MHz and 48 MHz depending on the PCH soft strap. 20 MHz is the reset default, a valid PCH soft strap setting overrides the requirement for the 20 MHz. SPIO TPM device must support a clock of 20 MHz, and thus should handle 15-20 MHz. It may but is not required to support a frequency greater than 20 MHz.

TPM requires the support for the interrupt routing. However, the TPM's interrupt pin is routed to the PCH's PIRO pin. Thus, TPM interrupt is completely independent from the SPI0 controller.

#### VCCSPI Voltage (3.3V or 1.8V) Selection 27.6

The VCCSPI voltage (3.3V or 1.8V) is selected via a strap on SPIVCCIOSEL.

This strap sets the SPI interface signaling voltage at the rising edge of DSW PWROK. Designers should strap this pin to match the expected interface operational voltage for their target SPI device as follows.

0 = SPI voltage is 3.3V (4.7K ohm pull-down to GND)

1 = SPI voltage is 1.8V (4.7K ohm pull-up to DSW PWROK)

October 2019 External Design Specification, Volume 1 of 2 Doc. No.: 576591, Rev.: 1.2 **Intel Confidential** 

Doc. No.: 576591, Rev.: 1.2



Figure 16. VCCSPI Voltage (3.3V or 1.8V) Selection





# **28.0** Touch Host Controller (THC)

Touch Host Controller provides the standard SPI interface for SoCs to connect to external touch ICs. In the first generation THC, only SPI IOs are supported.

THC also supports the GPIO based SPI interrupt from touch IC, and supports hardware autonomous power management scheme within the SoC.

# 28.1 Acronyms

| Acronyms | Description             |  |  |
|----------|-------------------------|--|--|
| CLK      | Clock                   |  |  |
| CS       | Chip Select             |  |  |
| MISO     | Master In Slave Out     |  |  |
| MOSI     | Master Out Slave In     |  |  |
| ТРМ      | Trusted Platform Module |  |  |

# 28.2 Signal Description

| Name                                   | Туре | Description                                                                                                |  |  |  |
|----------------------------------------|------|------------------------------------------------------------------------------------------------------------|--|--|--|
| THC0_SPI1_CLK/<br>GPP_E11              | 0    | <b>THCO_SPI1 Clock</b> : THC SPI1 clock output from PCH. Supports 20 MHz, 33 MHz and 50 MHz.               |  |  |  |
| THC1_SPI2_CLK/<br>GPP_F11              | 0    | THCO_SPI2 Clock: THC SPI2 clock output from PCH.                                                           |  |  |  |
| THC0_SPI1_CS#/<br>GPP_E10              | 0    | <b>THCO_SPI1 Chip Select</b> : Used to select the touch devices if it is connected to THCO_SPI1 interface. |  |  |  |
| THC1_SPI2_CS#/<br>GPP_F16 / GSXCLK     | 0    | <b>THC1_SPI1 Chip Select</b> : Used to select the touch devices if it is connected to THC1_SPI2 interface. |  |  |  |
| THC0_SPI1_IOO/<br>GPP_E13              | I/O  | <b>THCO_SPI1_IOO</b> : A bidirectional signal used to support single, dual and quad mode data transfer.    |  |  |  |
| THC0_SPI1_IO1 /<br>GPP_E12             | I/O  | <b>THCO_SPI1_IO1</b> : A bidirectional signal used to support single, dual and quad mode data transfer.    |  |  |  |
| THC0_SPI1_IO2 /<br>GPP_E1              | I/O  | <b>THCO_SPI1_IO2</b> : A bidirectional signal used to support single, dual and quad mode data transfer.    |  |  |  |
| THC0_SPI1_IO3 /<br>GPP_E2              | I/O  | <b>THCO_SPI1_IO3</b> : A bidirectional signal used to support single, dual and quad mode data transfer.    |  |  |  |
| THC1_SPI2_IO0 /<br>GPP_F12 / GSXDOUT   | I/O  | <b>THC1_SPI2_IO0</b> : A bidirectional signal used to support single, dual and quad mode data transfer.    |  |  |  |
| THC1_SPI2_IO1 /<br>SGPP_F13 / GSXSLOAD | I/O  | <b>THC1_SPI2_IO1</b> : A bidirectional signal used to support single, dual and quad mode data transfer.    |  |  |  |
| THC1_SPI2_IO2 /<br>GPP_F14 / GSXDIN    | I/O  | <b>THC1_SPI2_IO2</b> : A bidirectional signal used to support single, dual and quad mode data transfer.    |  |  |  |
|                                        |      | continued                                                                                                  |  |  |  |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
179

Doc. No.: 576591, Rev.: 1.2



| Name                                   | Туре | Description                                                                                             |  |  |  |
|----------------------------------------|------|---------------------------------------------------------------------------------------------------------|--|--|--|
| THC1_SPI2_IO3/<br>GPP_F15 / GSXSRESET# | I/O  | <b>THC1_SPI2_IO3</b> : A bidirectional signal used to support single, dual and quad mode data transfer. |  |  |  |
| THC0_SPI1_RST#/<br>GPP_E6              | 0    | THC0_SPI1 Reset: THC0_SPI1 Reset signal from Touch host controller.                                     |  |  |  |
| THC1_SPI2_RST#/<br>GPP_F17             | 0    | THC1 SPI2 Reset: THC1_SPI2 Reset signal from Touch host controller.                                     |  |  |  |
| THCO_SPI1_INT#/<br>GPP_E17             | I    | THCO SPI1 interrupt: THCO_SPI1 Interrupt signal.                                                        |  |  |  |
| THC1_SPI2_INT#/<br>GPP_F18             | I    | THC1 SPI2 interrupt: THC1_SPI2 Interrupt signal.                                                        |  |  |  |

# 28.3 Integrated Pull-Ups and Pull-Downs

| Signal            | Resistor Type | Value         | Notes |
|-------------------|---------------|---------------|-------|
| THC0_SPI1_IO[0:3] | Pull-up       | 20 kohm ± 30% |       |
| THC1_SPI2_IO[0:3] | Pull-up       | 20 kohm ± 30% |       |

## **NOTE**

The internal pull-up is disabled when RSMRST# is asserted (during reset).

# 28.4 I/O Signal Planes and States

| Signal Name                                               | Power Plane | During Reset<br>(Refer Note 1) | Immediately after Reset | S3/S4/S5 | Deep Sx |
|-----------------------------------------------------------|-------------|--------------------------------|-------------------------|----------|---------|
| THC0_SPI1_CLK                                             | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC1_SPI2_CLK                                             | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC0_SPI1_CS#                                             | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC1_SPI2_CS#                                             | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC0_SPI1_IO[0:3]                                         | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC1_SPI2_IO[0:3]                                         | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC0_SPI1_RST#                                            | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC1_SPI2_RST#                                            | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC0_SPI1_INT#                                            | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| THC1_SPI2_INT#                                            | Primary     | Undriven                       | Undriven                | Undriven | OFF     |
| Note: 1. During reset refers to when RSMRST# is asserted. |             |                                |                         |          |         |



### 28.5 Functional Description

The Touch Host Controller (THC) supports a host controller interface to the touch IC for high bandwidth touch data transfer from SPI based touch ICs. THC provides high bandwidth DMA services to the touch driver and transfer the touch raw data or HID reports to internal touch accelerator (example, graphics EUs or host CPU), or host driver respectively.

The THC controller bridges the SoC bus and SPI ports, below are the details.

- THC Controller
  - Touch Host controller bridges the SoC bus and SPI
  - The THC Controller has the following interfaces
    - IOSF Primary Interface for DMA operation and register access
      - Minimum 100MHz 64 bit
    - SPI IO interface
- SPI IO
  - 1.8V SPI IOs
  - Provides SPI interface to the THC core

Figure 17. THC Block Diagram



Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 181

Doc. No.: 576591, Rev.: 1.2



# 29.0 Intel<sup>®</sup> Serial IO Generic SPI (GSPI) Controllers

The PCH implements three generic SPI interfaces to support devices that uses serial protocol for transferring data.

Each interface consists of a clock (CLK), two chip selects (CS) and two data lines (MOSI and MISO).

The GSPI interfaces support the following features:

- Support bit rates up to 20 Mbits/s
- Support data size from 4 to 32 bits in length and FIFO depths of 64 entries
- Support DMA with 128-byte FIFO per channel (up to 64-byte burst)
- Full duplex synchronous serial interface
- Support the Motorola's SPI protocol
- Operate in master mode only

#### NOTE

Slave mode is not supported.

### 29.1 Acronyms

| Acronyms | Description                         |  |
|----------|-------------------------------------|--|
| GSPI     | Generic Serial Peripheral Interface |  |
| LTR      | Latency Tolerance Reporting         |  |

### 29.2 Signal Description

| Name                                          | Туре | Description                                                                                                             |
|-----------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------|
| GSPIO_CSO#/GPP_B15                            | 0    | Generic SPI 0 Chip Select                                                                                               |
| GSPIO_CS1#/GPP_B14 /<br>SPKR / TIME_SYNC1     | 0    | Generic SPI 0 Chip Select                                                                                               |
| GSPIO_CLK/GPP_B16                             | 0    | Generic SPI 0 Clock                                                                                                     |
| GSPIO_MISO/GPP_B17                            | I    | Generic SPI 0 MISO                                                                                                      |
| GSPIO_MOSI/GPP_B18                            | 0    | Generic SPI 0 MOSI  Note: This signal is also utilized as a strap. Refer to the pin strap section for more information. |
| GSPI1_CS0#/GPP_B19                            | 0    | Generic SPI 1 Chip Select 0                                                                                             |
| GSPI1_CS1# /GPP_B23 /<br>SML1ALERT# / PCHHOT# | 0    | Generic SPI 1 Chip Select 1                                                                                             |
|                                               | _    | continued                                                                                                               |



| Name                                                                     | Туре | Description                                                                                                             |
|--------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------|
| GSPI1_CLK/GPP_B20                                                        | 0    | Generic SPI 1 Clock                                                                                                     |
| GSPI1_MISO/GPP_B21                                                       | I    | Generic SPI 1 MISO                                                                                                      |
| GSPI1_MOSI/GPP_B22                                                       | 0    | Generic SPI 1 MOSI  Note: This signal is also utilized as a strap. Refer to the pin strap section for more information. |
| GSPI2_CSO# ISH_SPI_CS# /<br>DDP3_CTRLCLK /<br>TBT_LSX2_TXDGPP_D9         | 0    | Generic SPI 2 Chip Select 0                                                                                             |
| GSPI2_CS1# / ISH_UARTO_RTS# /GPP_D15 / IMGCLKOUT5                        | 0    | Generic SPI 2 Chip Select 1                                                                                             |
| GSPI2_CLK /GPP_D10 /<br>ISH_SPI_CLK /<br>DDP3_CTRLDATA /<br>TBT_LSX2_RXD | 0    | Generic SPI 2 Clock                                                                                                     |
| GSPI2_MISO /GPP_D11 /<br>ISH_SPI_MISO / TBT_LSX3_TXD                     | I    | Generic SPI 2 MISO                                                                                                      |
| GSPI2_MOSI /GPP_D12 /<br>ISH_SPI_MOSI / TBT_LSX3_RXD                     | 0    | Generic SPI 2 MOSI                                                                                                      |

### 29.3 Integrated Pull-Ups and Pull-Downs

| Signal     | Resistor Type | Value         | Notes                                                          |
|------------|---------------|---------------|----------------------------------------------------------------|
| GSPI0_MOSI | Pull Down     | 20 kohm± 30%  | The integrated pull down is disabled after PCH_PWROK assertion |
| GSPI1_MOSI | Pull Down     | 20 kohm ± 30% | The integrated pull down is disabled after PCH_PWROK assertion |
| GSPI2_MOSI | Pull Down     | 20 kohm ± 30% | The integrated pull down is disabled after PCH_PWROK assertion |
| GSPI0_MISO | Pull Down     | 20 kohm ± 30% |                                                                |
| GSPI1_MISO | Pull Down     | 20 kohm ± 30% |                                                                |
| GSPI2_MISO | Pull Down     | 20 kohm ± 30% |                                                                |

# 29.4 I/O Signal Planes and States

| Signal Name                                                                           | Power Plane | During Reset <sup>1</sup> | Immediately<br>after Reset <sup>1</sup> | S3/S4/S5 | Deep Sx   |
|---------------------------------------------------------------------------------------|-------------|---------------------------|-----------------------------------------|----------|-----------|
| GSPIO_CSO#,<br>GSPIO_CS1#,<br>GSPI1_CSO#,<br>GSPI1_CS1#,<br>GSPI2_CSO#,<br>GSPI2_CS1# | Primary     | Undriven                  | Undriven                                | Undriven | OFF       |
| GSPI2_CLK,<br>GSPI1_CLK,<br>GSPI0_CLK                                                 | Primary     | Undriven                  | Undriven                                | Undriven | OFF       |
|                                                                                       |             |                           |                                         |          | continued |



| Signal Name                              | Power Plane | During Reset <sup>1</sup> | Immediately<br>after Reset <sup>1</sup> | S3/S4/S5           | Deep Sx |
|------------------------------------------|-------------|---------------------------|-----------------------------------------|--------------------|---------|
| GSPI2_MISO,<br>GSPI1_MISO,<br>GSPI0_MISO | Primary     | Undriven                  | Undriven                                | Undriven           | OFF     |
| GSPI2_MOSI,<br>GSPI1_MOSI,<br>GSPI0_MOSI | Primary     | Internal Pull-down        | Driven Low                              | Internal Pull-down | OFF     |

Notes: 1. Reset reference for primary well pins is RSMRST#.

### 29.5 Functional Description

This section provides the following information:

- Controller Overview
- DMA Controller
- Reset
- Power Management
- Interrupts
- Error Handling

#### 29.5.1 Controller Overview

The generic SPI controllers can only be set to operate as a master.

The processor or DMA accesses data through the GSPI port's transmit and receive FIFOs.

A processor access takes the form of programmed I/O, transferring one FIFO entry per access. Processor accesses must always be 32 bits wide. Processor writes to the FIFOs are 32 bits wide, but the PCH will ignore all bits beyond the programmed FIFO data size. Processor reads to the FIFOs are also 32 bits wide, but the receive data written into the Receive FIFO is stored with '0' in the most significant bits (MSB) down to the programmed data size.

The FIFOs can also be accessed by DMA, which must be in multiples of 1, 2, or 4 bytes, depending upon the EDSS value, and must also transfer one FIFO entry per access.

For writes, the Enhanced SPI takes the data from the transmit FIFO, serializes it, and sends it over the serial wire to the external peripheral. Receive data from the external peripheral on the serial wire is converted to parallel words and stored in the receive FIFO.

A programmable FIFO trigger threshold, when exceeded, generates an interrupt or DMA service request that, if enabled, signals the processor or DMA respectively to empty the Receive FIFO or to refill the Transmit FIFO.

The GSPI controller, as a master, provides the clock signal and controls the chip select line. Commands codes as well as data values are serially transferred on the data signals. The PCH asserts a chip select line to select the corresponding peripheral

October 2019

Doc. No.: 576591, Rev.: 1.2

<sup>2.</sup> For signals, GSPI2\_CS0#; GSPI2\_CS1#; GSPI2\_CLK; GSPI2\_MISO; and GSPI2\_MOSI values are TBD.



device with which it wants to communicate. The clock line is brought to the device whether it is selected or not. The clock serves as synchronization of the data communication.

#### 29.5.2 DMA Controller

The GSPI controllers have an integrated DMA controller.

#### **DMA Transfer and Setup Modes**

The DMA can operate in the following modes:

- 1. Memory to peripheral transfers. This mode requires that the peripheral control the flow of the data to itself.
- 2. Peripheral to memory transfer. This mode requires that the peripheral control the flow of the data from itself.

The DMA supports the following modes for programming:

- 1. Direct programming. Direct register writes to DMA registers to configure and initiate the transfer.
- 2. Descriptor based linked list. The descriptors will be stored in memory. The DMA will be informed with the location information of the descriptor. DMA initiates reads and programs its own register. The descriptors can form a linked list for multiple blocks to be programmed.
- 3. Scatter Gather mode.

#### **Channel Control**

- The source transfer width and destination transfer width are programmable. The width can be programmed to 1, 2, or 4 bytes.
- Burst size is configurable per channel for source and destination. The number is a power of 2 and can vary between 1,2,4,...,128. this number times the transaction width gives the number of bytes that will be transferred per burst.
- Individual Channel enables. If the channel is not being used, then it should be clock gated.
- Programmable Block size and Packing/Unpacking. Block size of the transfer is programmable in bytes. the block size is not limited by the source or destination transfer widths.
- Address incrementing modes: The DMA has a configurable mechanism for computing the source and destination addresses for the next transfer within the current block. The DMA supports incrementing addresses and constant addresses.
- Flexibility to configure any hardware handshake sideband interface to any of the DMA channels.
- Early termination of a transfer on a particular channel.

#### 29.5.3 Reset

Each host controller has an independent rest associated with it. Control of these resets is accessed through the Reset Register.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

185



Each host controller and DMA will be in reset state once powered ON and require SW (BIOS or driver) to write into the corresponding reset register to bring the controller from reset state into operational mode.

#### 29.5.4 Power Management

#### **Device Power Down Support**

In order to power down peripherals connected to the PCH GSPI bus, the idle configured state of the I/O signals must be retained to avoid transitions on the bus that can affect the connected powered peripheral. Connected devices are allowed to remain in the D0 active or D2 low power states when the bus is powered off (power gated). The PCH HW will prevent any transitions on the serial bus signals during a power gate event.

#### **Latency Tolerance Reporting (LTR)**

Latency Tolerance Reporting is used to allow the system to optimize internal power states based on dynamic data, comprehending the current platform activity and service latency requirements. However, the GSPI bus architecture does not provide the architectural means to define dynamic latency tolerance messaging. Therefore, the interface supports this by reporting its service latency requirements to the platform power management controller via LTR registers.

The controller's latency tolerance reporting can be managed by one of the two following schemes. The platform integrator must choose the correct scheme for managing latency tolerance reporting based on the platform, OS and usage.

- Platform/HW Default Control. This scheme is used for usage models in which the
  controller's state correctly informs the platform of the current latency
  requirements. In this scheme, the latency requirement is a function of the
  controller state. The latency for transmitting data to/from its connected device at
  a given rate while the controller is active is representative of the active latency
  requirements. On the other hand if the device is not transmitting or receiving data
  and idle, there is no expectation for end to end latency.
- Driver Control. This scheme is used for usage models in which the controller state
  does not inform the platform correctly of the current latency requirements. If the
  FIFOs of the connected device are much smaller than the controller FIFOs, or the
  connected device's end-to-end traffic assumptions are much smaller than the
  latency to restore the platform from low power state, driver control should be
  used.

### 29.5.5 Interrupts

 $\ensuremath{\mathsf{GSPI}}$  interface has an interrupt line which is used to notify the driver that service is required. .

When an interrupt occurs, the device driver needs to read both the host controller and DMA interrupt status and transmit completion interrupt registers to identify the interrupt source. Clearing the interrupt is done with the corresponding interrupt register in the host controller or DMA.

October 2019

Doc. No.: 576591, Rev.: 1.2

All interrupts are active high and their behavior is level interrupt.



### 29.5.6 Error Handling

Errors that might occur on the external GSPI signals are comprehended by the host controller and reported to the interface host controller driver through the MMIO registers.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



### 30.0 Testability

#### JTAG:

This section contains information regarding the testability signals that provides access to JTAG, run control, system control, and observation resources. JTAG (TAP) ports are compatible with the IEEE Standard Test Access Port and Boundary Scan Architecture 1149.1 and 1149.6 Specification, as detailed per device in each BSDL file. JTAG Pin definitions are from IEEE Standard Test Access Port and Boundary Scan. Architecture (IEEE Std. 1149.1-2001).

#### Intel® Trace Hub:

Intel<sup>®</sup> Trace Hub is a debug architecture that unifies hardware and software system visibility. Intel<sup>®</sup> Trace Hub is not merely intended for hardware debug or software debug, but full system debug. This includes debugging hardware and software as they interact and produce complex system behavior. Intel<sup>®</sup> Trace Hub defines new features and also leverages some existing debug technologies to provide a complete framework for hardware and software co-debug, software development and tuning, as well as overall system performance optimization.

Intel<sup>®</sup> Trace Hub is a set of silicon features with supported software API. The primary purpose is to collect trace data from different sources in the system and combine them into a single output stream with time-correlated to each other. Intel<sup>®</sup> Trace Hub uses common hardware interface for collecting time-correlated system traces through standard destinations. Intel<sup>®</sup> Trace Hub adopts industry standard (MIPI\* STPv2) debug methodology for system debug and software development.

There are multiple destinations to receive the trace data from Intel® Trace Hub:

- Direct Connect Interface (DCI)
  - OOB Hosting DCI
  - USB 3.2 hosting DCI.DBC
- System Memory

There are multiple trace sources planned to be supported in the platform:

- BIOS
- Intel<sup>®</sup> CSME
- AET (Architecture Event Trace)
- Power Management Event Trace
- Windows\* ETW (for driver or application)



### 30.1 Acronyms

| Acronyms | Description                                       |  |
|----------|---------------------------------------------------|--|
| IEEE     | Institute of Electrical and Electronics Engineers |  |
| I/O      | Input/Output                                      |  |
| I/OD     | Input/Output Open Drain                           |  |
| JTAG     | Joint Test Action Group                           |  |
| DCI      | Direct Connect Interface                          |  |
| BSDL     | Boundary Scan Description Language                |  |
| DbC      | Debug Class Devices                               |  |

### 30.2 References

| Specification                                    | Location                                     |
|--------------------------------------------------|----------------------------------------------|
| IEEE Standard Test Access Port and Boundary Scan | http://standards.ieee.org/findstds/standard/ |
| Architecture                                     | 1149.1-2013.html                             |

#### **30.3** JTAG

This section provides information about Signal description and  ${\rm I/O}$  Signal Planes and States.

### **30.3.1** Signal Description

#### **Table 71. Testability Signals**

| Name         | Туре | Description                                                                                                                          |  |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| PCH_JTAG_TCK | I/O  | Test Clock Input (TCK): The test clock input provides the clock for the JTAG test logic.                                             |  |
| PCH_JTAG_TMS | I/OD | est Mode Select (TMS): The signal is decoded by the Test Access Port (TAP) controller o control test operations.                     |  |
| PCH_JTAG_TDI | I/OD | <b>Test Data Input (TDI):</b> Serial test instructions and data are received by the test logic at TDI.                               |  |
| PCH_JTAG_TDO | I/OD | <b>Test Data Output (TDO):</b> TDO is the serial output for test instructions and data from the test logic defined in this standard. |  |
| PCH_JTAGX    | I/O  | his pin is used to support merged debug port topologies.                                                                             |  |
| DBG_PMODE    | 0    | ITP Power Mode Indicator. This signal is used to transmit processor and PCH power/reset information to the Debugger.                 |  |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

189

Doc. No.: 576591, Rev.: 1.2



#### 30.3.2 I/O Signal Planes and States

**Table 72.** Power Planes and States for Testability Signals

| Signal Name            | Power<br>Plane | Resistors                                                                                        | During<br>Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5 | Deep Sx |
|------------------------|----------------|--------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------|----------|---------|
| PCH_JTAG_TCK           | Primary        | Strong Internal<br>Pull-Down                                                                     | L                            | L                                    | L        | Off     |
| PCH_JTAG_TMS           | Primary        | Internal Pull-Up                                                                                 | Н                            | Н                                    | Н        | Off     |
| PCH_JTAG_TDI           | Primary        | Internal Pull-Up                                                                                 | Н                            | Н                                    | Н        | Off     |
| PCH_JTAG_TDO           | Primary        | External Pull-Up                                                                                 | Z                            | Z                                    | Z        | Off     |
| PCH_JTAGX <sup>1</sup> | Primary        | Internal Strong<br>Pull-Up (as TDO<br>Input),<br>Internal Strong<br>Pull-Down (as<br>TCK Output) | Н                            | H/L                                  | H/L      | Off     |
| DBG_PMODE              | Primary        | Internal Pull-Up                                                                                 | Н                            | Н                                    | Н        | Off     |

Notes: 1. This signal is used in common JTAG topology to take in last device's TDO to DCI. The only planned supported topology is the Shared Topology. Thus, this pin will operate as TCK mode.

# 30.4 Intel<sup>®</sup> Trace Hub (Intel<sup>®</sup> TH)

Figure 18. Platform Setup with Intel® Trace Hub



### **30.5** Direct Connect Interface (DCI)

Direct Connect Interface (DCI) is a new debug transport technology to enable closed chassis debug through any of USB 3.2 ports out from Intel silicon. Some bridging logic is embedded in the silicon to "bridge" the gap between standard I/O ports and the

<sup>2.</sup> Reset reference for primary well pins is RSMRST#.



debug interfaces including JTAG, probe mode, hooks, trace infrastructure, and etc. To control the operation of this embedded logic, a DCI packet based protocol is invented which controls and data can be sent or received. This protocol can operate over a few different physical transport paths to the target which known as "hosting interfaces".

#### NOTE

DCI and USB 3.2 based debugger (kernel level debugger) are mutually exclusive.

There are two types of DCI hosting interfaces in the platform:

- OOB Hosting DCI
- USB 3.2 Hosting DCI.DBC

Supported capabilities in DCI are:

- Closed Chassis Debug at S0 and Sx State
- JTAG Access and Run Control (Probe Mode)
- System Tracing with Intel® Trace Hub

Debug host software that support DCI are:

Intel<sup>®</sup> System Studio (ISS)

#### 30.5.1 Out Of Band (OOB) Hosting DCI

OOB was developed to provide an alternate path to convey controls and data to or from the EXI/DCI by connecting physically to the target through a USB 3.2 Gen 2x1 port. OOB provides an alternate side band path around the USB 3.2 controller, so that the embedded logic can be accessed, even when the USB 3.2 controller is not alive (such as in low power states) or is malfunctioning. This path does not rely on USB 3.2 Gen 2x1 protocol, link layer, or physical layer, because the xHCI functions are generally not available in such conditions. Instead, this path relies on a special adapter that was developed by Intel called the Intel® SVT Closed Chassis Adapter (CCA). It is a simple data transformation device. This adapter generates a OOB signaling protocol operating at up to 400 MHz and serializes data flowing through it. This adapter works together with debug host software and the embedded logic, contain a back-pressure scheme that makes both sides tolerant of overflow and starvation conditions, which is equivalent of USB 3.2 link layer. This path also uses native DCI packet protocol instead of USB 3.2 Gen 2x1 protocol. DCI.OOB - slower speed, CCA box needed. But survives S0ix and Sx states. Provides early boot access. Cannot tolerate re-driver circuits in its path.

Intel® SVT CCA (MM#:921521) can be purchased through Intel® Design-In Tools Store at https://designintools.intel.com/product\_p/itpxdpsvt.htm

#### 30.5.2 USB 3.2 Hosting DCI.DBC

It relies on Debug Class Devices (DbC) which is comprised of a set of logic that is bolted to the side of the xHCI host controller and enable the target to act the role of a USB device for debug purpose. This path uses the USB packet protocol layer, USB layer flow control and USB physical layer at 5 GHz (for USB 3.2) and 480MHz (for USB 2.0). DCI.DBC - Fast speed. USB 3.2 only works in S0. USB 2.0 survives S0ix and Sx states and provides early boot access.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



#### 30.5.3 Platform Setup

#### Figure 19. Platform Setup with DCI Connection





# 31.0 Intel<sup>®</sup> Serial I/O Universal Asynchronous Receiver/Transmitter (UART) Controllers

The PCH implements three independent UART interfaces, UART0, UART1 and UART2. Each UART interface is a 4-wire interface supporting up to 6.25 Mbit/s.

The interfaces can be used in the low-speed, full-speed, and high-speed modes. The UART communicates with serial data ports that conform to the RS-232 interface protocol.

UART2 only implements the UART Host controller and does not incorporate a DMA controller which is implemented for UART0 and UART1. Therefore, UART2 is restricted to operate in PIO mode only.

The UART interfaces support the following features:

- Up to 6.25 Mbit/s Auto Flow Control mode as specified in the 16750 standard
- Transmitter Holding Register Empty (THRE) interrupt mode
- 64-byte TX and 64-byte RX host controller FIFOs
- DMA support with 64-byte DMA FIFO per channel (up to 32-byte burst)
- Functionality based on the 16550 industry standards
- Programmable character properties, such as number of data bits per character (5-8), optional parity bit (with odd or even select) and number of stop bits (1, 1.5, or 2)
- Line break generation and detection
- DMA signaling with two programmable modes
- Prioritized interrupt identification
- Programmable FIFO enable/disable
- Programmable serial data baud rate
- Modem and status lines are independently controlled
- Programmable BAUD RATE supported (baud rate = (serial clock frequency)/ (16xdivisor))

#### **NOTES**

- 1. SIR mode is not supported.
- 2. External read enable signal for RAM wake up when using external RAMs is not supported.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

External Design Specification, Volume 1 of 2

Doc. No.: 576591, Rev.: 1.2

Intel Confidential

193



### 31.1 Acronyms

| Acronyms | Description                                 |
|----------|---------------------------------------------|
| DMA      | Direct Memory Access                        |
| UART     | Universal Asynchronous Receiver/Transmitter |

# 31.2 Signal Description

| Name                                      | Туре | Description                              |
|-------------------------------------------|------|------------------------------------------|
| UARTO_RXD/ GPP_C8                         | I    | UART 0 Receive Data                      |
| UARTOA_TXD/ GPP_C9                        | 0    | UART 0 Transmit Data                     |
| UARTOA_RTS#/<br>GPP_C10                   | 0    | UART 0 Request to Send                   |
| UARTOA_CTS#/<br>GPP_C11                   | I    | UART 0 Clear to Send                     |
| UARTO_RXD/GPP_F1 /<br>CNV_BRI_RSP         | I    | Second Instant of UART 0 Receive Data    |
| UARTO_TXD/ GPP_F2 /<br>CNV_RGI_DT         | 0    | Second Instant of UART 0 Transmit Data   |
| UARTO_RTS#/ GPP_F0 /<br>CNV_BRI_DT        | 0    | Second Instant of UART 0 Request to Send |
| UARTO_CTS#/ GPP_F3 /<br>CNV_RGI_RSP       | I    | Second Instant of UART 0 Clear to Send   |
| UART1_RXD/<br>ISH_UART1_RXD/<br>GPP_C12   | I    | UART 1 Receive Data                      |
| UART1_TXD/<br>ISH_UART1_TXD/<br>GPP_C13   | 0    | UART 1 Transmit Data                     |
| UART1_RTS#/<br>ISH_UART1_RTS#/<br>GPP_C14 | 0    | UART 1 Request to Send                   |
| UART1_CTS#/<br>ISH_UART1_CTS#/<br>GPP_C15 | I    | UART 1 Clear to Send                     |
| UART2_RXD/ GPP_C20                        | I    | UART 2 Receive Data                      |
| UART2_TXD/ GPP_C21                        | 0    | UART 2 Transmit Data                     |
| UART2_RTS#/ GPP_C22                       | 0    | UART 2 Request to Send                   |
| UART2_CTS#/ GPP_C23                       | I    | UART 2 Clear to Send                     |

October 2019

Doc. No.: 576591, Rev.: 1.2

# 31.3 Integrated Pull-Ups and Pull-Downs

None.



#### 31.4 I/O Signal Planes and States

| Signal Name                                              | Power Plane | During Reset <sup>1</sup> | Immediately after Reset <sup>1</sup> | S3/S4/S5 | Deep Sx |
|----------------------------------------------------------|-------------|---------------------------|--------------------------------------|----------|---------|
| UART[2:0]_RXD                                            | Primary     | Undriven                  | Undriven                             | Undriven | OFF     |
| UART[2:0]_TXD                                            | Primary     | Undriven                  | Undriven                             | Undriven | OFF     |
| UART[2:0]_RTS# Primary Undriven Undriven OFF             |             |                           |                                      |          |         |
| UART[2:0]_CTS#                                           | Primary     | Undriven                  | Undriven                             | Undriven | OFF     |
| Note: 1 Poset reference for primary well pine in DCMDCT# |             |                           |                                      |          |         |

Note: 1. Reset reference for primary well pins is RSMRST#.

### **31.5** Functional Description

This section covers the following information:

- UART Serial (RS-232) Protocols Overview
- 16550 8-bit Addressing Debug Driver Compatibility
- DMA Controller
- Reset
- Power Management
- Interrupts
- Error Handling

### 31.5.1 UART Serial (RS-232) Protocols Overview

Because the serial communication between the UART host controller and the selected device is asynchronous, Start and Stop bits are used on the serial data to synchronize the two devices. The structure of serial data accompanied by Start and Stop bits is referred to as a character.

An additional parity bit may be added to the serial character. This bit appears after the last data bit and before the stop bit(s) in the character structure to provide the UART Host Controller with the ability to perform simple error checking on the received data.

#### Figure 20. UART Serial Protocol



The UART Host Controller Line Control Register (LCR) is used to control the serial character characteristics. The individual bits of the data word are sent after the Start bit, starting with the least significant bit (LSB). These are followed by the optional parity bit, followed by the Stop bit(s), which can be 1, 1.5, or 2.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential



The Stop bit duration implemented by UART host controller may appear longer due to idle time inserted between characters for some configurations and baud clock divisor values in the transmit direction.

All bit in the transmission (with exception to the half stop bit when 1.5 stop bits are used) are transmitted for exactly the same time duration (which is referred to as Bit Period or Bit Time). One Bit Time equals to 16 baud clocks.

To ensure stability on the line, the receiver samples the serial input data at approximately the midpoint of the Bit Time once the start bit has been detected.

#### Figure 21. **UART Receiver Serial Data Sample Points**



#### 31.5.2 16550 8-bit Addressing - Debug Driver Compatibility

#### NOTE

The PCH UART host controller is not compatible with legacy UART 16550 debug-port drivers. The UART host controller operates in 32-bit addressing mode only. UART 16550 legacy drivers only operate with 8-bit addressing. In order to provide compatibility with standard in-box legacy UART drivers a 16550 Legacy Driver mode has been implemented in the UART controller that will convert 8-bit addressed accesses from the 16550 legacy driver to the 32-bit addressing that the UART host controller supports. The UART 16550 8-bit Legacy mode only operates with PIO transactions. DMA transactions are not supported in this mode.

#### 31.5.3 **DMA Controller**

The UART controllers 0 and 1 (UART0 and UART1) have an integrated DMA controller. Each channel contains a 64-byte FIFO. Max. burst size supported is 32 bytes.

UART controller 2 (UART2) only implements the host controllers and does not incorporate a DMA. Therefore, UART2 is restricted to operate in PIO mode only.

#### **DMA Transfer and Setup Modes**

The DMA can operate in the following modes:

- 1. Memory to peripheral transfers. This mode requires that the peripheral control the flow of the data to itself.
- 2. Peripheral to memory transfer. This mode requires that the peripheral control the flow of the data from itself.

The DMA supports the following modes for programming:

1. Direct programming. Direct register writes to DMA registers to configure and initiate the transfer.



- 2. Descriptor based linked list. The descriptors will be stored in memory (such as DDR or SRAM). The DMA will be informed with the location information of the descriptor. DMA initiates reads and programs its own register. The descriptors can form a linked list for multiple blocks to be programmed.
- 3. Scatter Gather mode

#### **Channel Control**

- The source transfer width and destination transfer width are programmable. It can vary to 1 byte, 2 bytes, and 4 bytes.
- Burst size is configurable per channel for source and destination. The number is a power of 2 and can vary between 1,2,4,...,128. this number times the transaction width gives the number of bytes that will be transferred per burst.
- Individual Channel enables. If the channel is not being used, then it should be clock gated.
- Programmable Block size and Packing/Unpacking. Block size of the transfer is programmable in bytes. the block size is not be limited by the source or destination transfer widths.
- Address incrementing modes: The DMA has a configurable mechanism for computing the source and destination addresses for the next transfer within the current block. The DMA supports incrementing addresses and constant addresses.
- Flexibility to configure any hardware handshake sideband interface to any of the DMA channels.
- Early termination of a transfer on a particular channel.

#### 31.5.4 Reset

Each host controller has an independent rest associated with it. Control of these resets is accessed through the Reset Register.

Each host controller and DMA will be in reset state once powered off and require SW (BIOS or driver) to write into specific reset register to bring the controller from reset state into operational mode.

#### 31.5.5 Power Management

#### **Device Power Down Support**

In order to power down peripherals connected to PCH UART bus, the idle, configured state of the I/O signals must be retained to avoid transitions on the bus that can affect the connected powered peripheral. Connected devices are allowed to remain in the DO active or D2 low power states when the bus is powered off (power gated). The PCH HW will prevent any transitions on the serial bus signals during a power gate event.

#### **Latency Tolerance Reporting (LTR)**

Latency Tolerance Reporting is used to allow the system to optimize internal power states based on dynamic data, comprehending the current platform activity and service latency requirements. The UART bus architecture, however, does not provide the architectural means to define dynamic latency tolerance messaging. Therefore, the interface supports this by reporting its service latency requirements to the platform power management controller via LTR registers.

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel ® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential 197



The controller's latency tolerance reporting can be managed by one of the two following schemes. The platform integrator must choose the correct scheme for managing latency tolerance reporting based on the platform, OS and usage.

- 1. Platform/HW Default Control. This scheme is used for usage models in which the controller's state correctly informs the platform of the current latency requirements. In this scheme, the latency requirement is a function of the controller state. The latency for transmitting data to/from its connected device at a given rate while the controller is active is representative of the active latency requirements. On the other hand if the device is not transmitting or receiving data and idle, there is no expectation for end to end latency.
- Driver Control. This scheme is used for usage models in which the controller state
  does not inform the platform correctly of the current latency requirements. If the
  FIFOs of the connected device are much smaller than the controller FIFOs, or the
  connected device's end to end traffic assumptions are much smaller than the
  latency to restore the platform from low power state, driver control should be
  used.

#### 31.5.6 Interrupts

UART interface has an interrupt line which is used to notify the driver that service is required.

When an interrupt occurs, the device driver needs to read both the host controller and DMA status and TX completion interrupt registers to identify the interrupt source. Clearing the interrupt is done with the corresponding interrupt register in the host controller or DMA.

All interrupts are active high and their behavior is level interrupt.

#### 31.5.7 Error Handling

Errors that might occur on the external UART signals are comprehended by the host controller and reported to the interface host controller driver through the MMIO registers.

October 2019

Doc. No.: 576591, Rev.: 1.2



# 32.0 Universal Serial Bus (USB)

The PCH implements an xHCI USB 3.2 controller which provides support for up to 10 USB 2.0 signal pairs and 4 USB 3.2 signal pairs. The xHCI controller supports wake up from sleep states S1-S4. The xHCI controller supports up to 64 devices for a maximum number of 2048 Asynchronous endpoints (Control / Bulk) or maximum number of 128 Periodic endpoints (Interrupt / isochronous).

Each walk-up USB 3.2 capable port must includes USB 3.2 and USB 2.0 signaling.

### 32.1 Acronyms

| Acronyms | Description                          |
|----------|--------------------------------------|
| xHCI     | eXtensible Host Controller Interface |

#### 32.2 References

| Specification         | Location    |
|-----------------------|-------------|
| USB 3.2 Specification | www.usb.org |
| USB 3.1 Specification | www.usb.org |
| USB 3.0 Specification | www.usb.org |
| USB 2.0 Specification | www.usb.org |

### 32.3 Signal Description

| Name                                           | Туре | Description                                                                                                                                                                                                                                                                      |
|------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB31_1_RXN/PCIE1_RXN<br>USB31_1_RXP/PCIE1_RXP | I    | USB 3.2 Differential Receive Pair 1: These are USB 3.2-based high-speed differential signals for Port 1. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.  Note: Use FITC to set the soft straps that select this port as PCIe* Port 1.  |
| USB31_1_TXN/PCIE1_TXN<br>USB31_1_TXP/PCIE1_TXP | 0    | USB 3.2 Differential Transmit Pair 1: These are USB 3.2-based high-speed differential signals for Port 1. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.  Note: Use FITC to set the soft straps that select this port as PCIe* Port 1. |
| USB31_2_RXN/PCIE2_RXN<br>USB31_2_RXP/PCIE2_RXP | I    | USB 3.2 Differential Receive Pair 2: These are USB 3.2-based high-speed differential signals for Port 2. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.  Note: Use FITC to set the soft straps that select this port as PCIe* Port 2.  |
|                                                |      | continued                                                                                                                                                                                                                                                                        |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
External Design Specification, Volume 1 of 2
Doc. No.: 576591, Rev.: 1.2

Intel Confidential
199

October 2019 Doc. No.: 576591, Rev.: 1.2



| Name                                            | Туре | Description                                                                                                                                                                                                                                                                      |  |
|-------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| USB31_2_TXN/ PCIE2_TXN<br>USB31_2_TXP/PCIE1_TXP | 0    | USB 3.2 Differential Transmit Pair 2: These are USB 3.2-based high-speed differential signals for Port 2. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.  Note: Use FITC to set the soft straps that select this port as PCIe* Port 2. |  |
| USB31_3_RXN/PCIE3_RXN<br>USB31_3_RXP/PCIE3_RXP  | I    | USB 3.2 Differential Receive Pair 3: These are USB 3.2-based high-speed differential signals for Port 3. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.  Note: Use FITC to set the soft straps that select this port as PCIe* Port 3.  |  |
| USB31_3_TXN/ PCIE3_TXN<br>USB31_3_TXP/PCIE3_TXP | 0    | USB 3.2 Differential Transmit Pair 3: These are USB 3.2-based high-speed differential signals for Port 3. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.  Note: Use FITC to set the soft straps that select this port as PCIe* Port 3. |  |
| USB31_4_RXN/ PCIE4_RXN<br>USB31_4_RXP/PCIE4_RXP | I    | USB 3.2 Differential Receive Pair 4: These are USB 3.2-based high-speed differential signals for Port 4. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.  Note: Use FITC to set the soft straps that select this port as PCIe* Port 4.  |  |
| USB31_4_TXN/PCIE4_TXN<br>USB31_4_TXP/PCIE4_TXP  | 0    | USB 3.2 Differential Transmit Pair 4: These are USB 3.2-based high-speed differential signals for Port 4. The signal should be mapped to a USB connector with one of the OC (overcurrent) signals.  Note: Use FITC to set the soft straps that select this port as PCIe* Port 4. |  |
| USB2P_1,<br>USB2N_1                             | I/O  | <b>USB 2.0 Port 1 Transmit/Receive Differential Pair 1:</b> This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                             |  |
| USB2P_2,<br>USB2N_2                             | I/O  | USB 2.0 Port 2 Transmit/Receive Differential Pair 2: This U 2.0 signal pair are routed to xHCI controller and should be mapp to a USB connector with one of the OC (overcurrent) signals.                                                                                        |  |
| USB2P_3,<br>USB2N_3                             | I/O  | USB 2.0 Port 3Transmit/Receive Differential Pair 3: This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                     |  |
| USB2P_4,<br>USB2N_4                             | I/O  | USB 2.0 Port 4 Transmit/Receive Differential Pair 4: This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                    |  |
| USB2P_5,<br>USB2N_5                             | I/O  | USB 2.0 Port 5 Transmit/Receive Differential Pair 5: This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                    |  |
| USB2P_6,<br>USB2N_6                             | I/O  | USB 2.0 Port 6 Transmit/Receive Differential Pair 6: This U 2.0 signal pair are routed to xHCI controller and should be mapp to a USB connector with one of the OC (overcurrent) signals.                                                                                        |  |
| USB2P_7,<br>USB2N_7                             | I/O  | USB 2.0 Port 7 Transmit/Receive Differential Pair 7: This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                    |  |
| USB2P_8,<br>USB2N_8                             | I/O  | USB 2.0 Port 8 Transmit/Receive Differential Pair 8: This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                                    |  |
|                                                 |      | continued                                                                                                                                                                                                                                                                        |  |



| Name                                                        | Туре | Description                                                                                                                                                                                                                                                    |  |
|-------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| USB2P_9,<br>USB2N_9                                         | I/O  | <b>USB 2.0 Port 9 Transmit/Receive Differential Pair 9:</b> This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                           |  |
| USB2P_10,<br>USB2N_10                                       | I/O  | USB 2.0 Port 10 Transmit/Receive Differential Pair 10: This USB 2.0 signal pair are routed to xHCI controller and should be mapped to a USB connector with one of the OC (overcurrent) signals.                                                                |  |
| USB_OCO# /GPP_E9                                            | I    | <b>Overcurrent Indicators</b> : This signal set the corresponding bit in the xHCI controller to indicate that an overcurrent condition has occurred.                                                                                                           |  |
| USB_OC1# /GPP_A14 / DDSP_HPD3 /<br>DISP_MISC3 / DMIC_CLK_B1 | I    | <b>Overcurrent Indicators</b> : This signal set the corresponding bit in the xHCI controller to indicate that an overcurrent condition has occurred.                                                                                                           |  |
| USB_OC2#/ GPP_A15 / DDSP_HPD4 /<br>DISP_MISC4 / I2S4_SCLK   | I    | <b>Overcurrent Indicators</b> : This signal set the corresponding bit in the xHCI controller to indicate that an overcurrent condition has occurred.                                                                                                           |  |
| USB_OC3#/ GPP_A16 / I2S4_SFRM                               | I    | <b>Overcurrent Indicators</b> : This signal set the corresponding bit in the xHCI controller to indicate that an overcurrent condition has occurred.                                                                                                           |  |
| USB_VBUSSENSE                                               | I    | VBUS Sense for USB Device mode.  Note: This HW signal is not used on the PCH for USB device mode functionality. This signal should be connected to ground.                                                                                                     |  |
| USB_ID                                                      | I    | ID detect for USB Device mode.  Note: This HW signal is not used on the PCH for dual role mode selection. The switching of USB port role is done through the eSPI message from EC or SPR register settings by BIOS. This signal should be connected to ground. |  |
| USB2_COMP                                                   | I    | USB Resistor Bias, analog connection points for an external resistor to ground.                                                                                                                                                                                |  |

# 32.4 Integrated Pull-Ups and Pull-Downs

| Signal                                                                                                                            | Signal Resistor Type |                 | Notes |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-------|--|--|
| USB2N_[10:1]                                                                                                                      | Internal Pull-down   | 14.25-24.8 kohm | 1     |  |  |
| USB2P_[10:1]                                                                                                                      | Internal Pull-down   |                 | 1     |  |  |
| USB_ID  Internal Weak Pull-up  14.25-24.8 kohm  If this signal is not in use, then the pin shall be connected directly to ground. |                      |                 |       |  |  |
| Note: 1. Series resistors (45 oh)                                                                                                 | n ±10%)              | •               |       |  |  |

# 32.5 I/O Signal Planes and States

| Signal Name                        | Power Plane | During Reset <sup>2</sup> | Immediately<br>After Reset <sup>2</sup> | S4/S5              | Deep Sx   |
|------------------------------------|-------------|---------------------------|-----------------------------------------|--------------------|-----------|
| USB31_[4:1]_RXN<br>USB31_[4:1]_RXP | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down | OFF       |
| USB31_[4:1]_TXN                    | Primary     | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down | OFF       |
|                                    |             |                           |                                         |                    | continued |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



| Signal Name         | Power Plane            | During Reset <sup>2</sup> | Immediately<br>After Reset <sup>2</sup> | S4/S5                        | Deep Sx                |
|---------------------|------------------------|---------------------------|-----------------------------------------|------------------------------|------------------------|
| USB31_[4:1]_TXP     |                        |                           |                                         |                              |                        |
| USB2N_[10:1]        | <b>BB2N_[10:1]</b> DSW |                           | Internal Pull-down                      | Internal Pull-down           | Internal Pull-<br>down |
| USB2P_[10:1]        | DSW                    | Internal Pull-down        | Internal Pull-down                      | Internal Pull-down           | Internal Pull-<br>down |
| USB_OC0#            | Primary                | Undriven                  | Undriven                                | Undriven                     | OFF                    |
| USB_OC1#            | Primary                | Undriven                  | Undriven                                | Undriven                     | OFF                    |
| USB_OC2#            | Primary                | Undriven                  | Undriven                                | Undriven                     | OFF                    |
| USB_OC3#            | Primary                | Undriven                  | Undriven                                | Undriven                     | OFF                    |
| USB_VBUSSENSE       | Primary                | Undriven                  | Undriven                                | Undriven                     | OFF                    |
| USB_ID <sup>1</sup> | Primary                | Internal Pull-up          | Undriven/Internal<br>Pull-up            | Undriven/Internal<br>Pull-up | OFF                    |
| USB2_COMP           | Primary                | Undriven                  | Undriven                                | Undriven                     | OFF                    |

Notes: 1. The USB\_ID pin is pulled-up internally.

#### **32.6 Functional Description**

This Section contains the following information:

- 1. eXtensible Host Controller Interface (xHCI) Controller
- 2. USB Dual Role Support eXtensible Device Controller Interface (xDCI) Controller

#### 32.6.1 eXtensible Host Controller Interface (xHCI) Controller

The eXtensible Host Controller Interface (xHCI) allows data transfer speed up to 10 Gb/s for USB 3.2 Gen 2x1 ports and 5 Gb/s for USB 3.2 Gen 1x1 ports. The xHCI supports SuperSpeed USB 10 Gbps, SuperSpeed USB 5 Gbps, High-Speed (HS), Full-Speed (FS) and Low-Speed (LS) traffic on the bus. The xHCI supports USB Debug port on all the USB ports. The xHCI also supports USB Attached SCIS Protocol (UASP).

# 32.6.2 USB Dual Role Support - eXtensible Device Controller Interface (xDCI) Controller

The USB subsystem also supports Dual Role Capability. The xHCI is paired with a standalone eXtensible Device Controller Interface (xDCI) to provide dual role functionality. The USB subsystem incorporates a xDCI USB 3.2 Gen 1x1 (5 Gb\s) device controller. These controllers are instantiated as a separate PCI function. The USB implementation is compliant to the Device specification and supports host/device only through the integrated USB Type -  $C^*$  connector.

The xDCI shares all USB ports with the host controller, with the ownership of the port being decided based the USB Power Delivery specification. Since all the ports support device mode, xDCI enabling must be extended by System BIOS and EC. While the port is mapped to the device controller, the host controller Rx detection must always indicate a disconnected port. Only one port can be connected (and active) to the device controller at one time. Any subsequently connection will not be established.

<sup>2.</sup> Reset reference f primary well pins is RSMRST# and DSW well pins is DSW\_PWROK.



### 32.7 Supported USB 2.0 Ports

Due to the USB 2.0 port requirement for integrated Bluetooth® functionality with the integrated Intel® Wireless-AC (CNVi) solution, the following USB port will be available:

- Tiger Lake-UP3
  - USB 2.0 port 10 will be enabled on all platforms.
- Tiger Lake-UP4
  - Not Applicable.

The total USB 2.0 port availability for a given SKU will also take into account the USB 2.0 port requirement for integrated Bluetooth® functionality. The following table describes the number of port supported and the associated port number enabled per SKU.

Figure 22. Tiger Lake PCH-LP SKU



Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019
Doc. No.: 576591, Rev.: 1.2

Intel Confidential

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2
Intel Confidential

Doc. No.: 576591, Rev.: 1.2



# 33.0 Connectivity Integrated (CNVi)

Connectivity Integrated (CNVi) is a general term referring to a family of connectivity solutions which are based on the Connectivity Controller family started with Cannon Lake PCH and continues with Ice Lake PCH. The common component of all these solutions is the Connectivity Controller IP, which is a hard macro embedded in various Intel SoC chips.

The Integrated Connectivity (CNVi) solution consists of the following entities:

- The containing chip (SoC or PCH which contains the Connectivity Controller IP)
- Buttress (as applicable to each platform, and coupled the Connectivity Controller IP)
- Companion RF chip that is in a pre-certified module (i.e., M.2-2230, M.2-1216) or soldered as chip on board.

The main blocks of the integrated Connectivity solution are partitioned according to the following:

### 33.1 Acronyms

| Acronyms | Description                                                                                                                                                                 |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BRI      | Bluetooth* Radio Interface                                                                                                                                                  |
| CNVi     | Connectivity Integrated                                                                                                                                                     |
| PCH      | Platform Controller Hub                                                                                                                                                     |
| RGI      | Radio Generic interface                                                                                                                                                     |
| SoC      | System On Chip                                                                                                                                                              |
| IP       | Literally, Intellectual Property. IP refers to architecture, design, validation, and software components collectively delivered to enable one or more specific SoC features |
| MFUART   | Multifunction Universal Asynchronous Receiver/Transmitter                                                                                                                   |
| UART     | Universal Asynchronous Receiver/Transmitter                                                                                                                                 |

#### 33.2 References

| Specification                               | Location                                                        |  |
|---------------------------------------------|-----------------------------------------------------------------|--|
| M.2 Specification                           | https://pcisig.com/specifications/pciexpress/M.2_Specification/ |  |
| MIPI® Alliance specification for D-PHY v1.2 | http://www.mipi.org/specifications                              |  |



# 33.3 Signal Description

| Name                                                                   | Type | Description                                                                                                                                                                                                                                                                           |
|------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO fixed function                                                    |      |                                                                                                                                                                                                                                                                                       |
| I2S2_SCLK/GPP_A7 /<br>DMIC_CLK_A0                                      | I/O  | For CNVi: Unused For standard CNVi with UART host support: Optional Bluetooth* I <sup>2</sup> S bus clock                                                                                                                                                                             |
| CNV_RF_RESET#/I2S2_SFRM/<br>GPP_A8 / DMIC_DATA0                        | I/O  | For CNVi: RF companion (CRF) reset signal, active low. Require a 75 kohm Pull-Down on platform/motherboard level. Recommended not use it for bootstrapping during early Platform init flows.  For standard CNVi with UART host support: Optional Bluetooth* I <sup>2</sup> S bus sync |
| I2S2_TXD / CRF_XTAL_CLKREQ /<br>GPP_A9 / MODEM_CLKREQ /<br>DMIC_CLK_A1 | 0    | For CNVi: Unused For standard CNVi with UART host Bluetooth* support: Optional Bluetooth* I <sup>2</sup> S bus data output (input to Bluetooth* module)                                                                                                                               |
| I2S2_RXD / GPP_A10 /<br>DMIC_DATA1                                     | I    | For CNVi: Unused. For standard CNVi with UART host support: Optional Bluetooth* I <sup>2</sup> S bus data output (input to Bluetooth* module)                                                                                                                                         |
| CNV_BRI_DT/GPP_F0 /<br>UART0_RTS#                                      | 0    | For CNVi: BRI bus TX. For standard CNVi with UART host support: Bluetooth* UART RTS#                                                                                                                                                                                                  |
| CNV_BRI_RSP/GPP_F1 /<br>UARTO_RXD                                      | I    | For CNVi: BRI bus RX. For standard CNVi with UART host support: Bluetooth* UART RXD                                                                                                                                                                                                   |
| CNV_RGI_DT/GPP_F2 /<br>UARTO_TXD                                       | 0    | For CNVi: RGI bus TX. For standard CNVi with UART host support: Bluetooth* UART TXD                                                                                                                                                                                                   |
| CNV_RGI_RSP/GPP_F3 /<br>UARTO_CTS#                                     | I    | For CNVi: RGI bus RX. For standard CNVi with UART host support: Bluetooth* UART CTS#                                                                                                                                                                                                  |
| CNV_RF_RESET#/GPP_F4                                                   | 0    | For CNVi (main): RF companion (CRF) reset signal, active low. Require a 75 kohm Pull-Down on platform/motherboard level. Recommended not use it for bootstrapping during early Platform init flows.                                                                                   |
| CRF_XTAL_CLKREQ/GPP_F5 /<br>MODEM_CLKREQ                               | 0    | For CNVi: Clock request signal. Used to request the RF companion clock (38.4 MHz Ref clock)                                                                                                                                                                                           |
| CNV_PA_BLANKING/GPP_F6                                                 | I/O  | For CNVi and standard CNVi : Optional WLAN/Bluetooth* WWAN co-<br>existence signal. Used to be co-existence signal for external GNSS<br>solution                                                                                                                                      |
| CNV_MFUART2_RXD/GPP_H8 / I2C4_SDA                                      | I    | For CNVi and standard CNVi : Optional WLAN/Bluetooth* WWAN co-existence signal (Input)                                                                                                                                                                                                |
| CNV_MFUART2_TXD/GPP_H9 / I2C4_SCL                                      | 0    | For CNVi and standard CNVi : Optional WLAN/Bluetooth* WWAN co-existence signal (Output)                                                                                                                                                                                               |
| Fixed special purpose I/O                                              |      |                                                                                                                                                                                                                                                                                       |
| CNV_WT_CLKP                                                            | 0    | CNVio bus TX CLK+                                                                                                                                                                                                                                                                     |
| CNV_WT_CLKN                                                            | 0    | CNVio bus TX CLK-                                                                                                                                                                                                                                                                     |
| CNV_WT_D0P                                                             | 0    | CNVio bus Lane 0 TX+                                                                                                                                                                                                                                                                  |
| CNV_WT_D0N                                                             | 0    | CNVio bus Lane 0 TX-                                                                                                                                                                                                                                                                  |
| CNV_WT_D1P                                                             | 0    | CNVio bus Lane 1 TX+                                                                                                                                                                                                                                                                  |
| CNV_WT_D1N                                                             | 0    | CNVio bus Lane 1 TX-                                                                                                                                                                                                                                                                  |

October 2019 Doc. No.: 576591, Rev.: 1.2



| Name                          | Туре | Description                                                                                                                                                                                                                      |  |
|-------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CNV_WR_CLKP                   | I    | CNVio bus RX CLK+                                                                                                                                                                                                                |  |
| CNV_WR_CLKN                   | I    | CNVio bus RX CLK-                                                                                                                                                                                                                |  |
| CNV_WR_D0P                    | I    | CNVio bus Lane 0 RX+                                                                                                                                                                                                             |  |
| CNV_WR_D0N                    | I    | CNVio bus Lane 0 RX-                                                                                                                                                                                                             |  |
| CNV_WR_D1P                    | I    | CNVio bus Lane 1 RX+                                                                                                                                                                                                             |  |
| CNV_WR_D1N                    | I    | CNVio bus Lane 1 RX-                                                                                                                                                                                                             |  |
| CNV_WT_RCOMP                  | 0    | Wi-Fi* DPHY RCOMP, analog connection point for an external bias resistor to ground                                                                                                                                               |  |
| Selectable special purpose I/ | 0    | •                                                                                                                                                                                                                                |  |
| USB2P_10                      | I/O  | Bluetooth* USB host bus (positive) for standard CNVi. Optional to connect to a Bluetooth* USB+ pin on the Bluetooth* module. Port 10 is the recommended port but other USB 2.0 ports can be selected for this function.          |  |
| USB2N_10                      | I/O  | Bluetooth* USB host bus (negative) for standard CNVi. Optional to connect to a Bluetooth* USB+ pin on the Bluetooth* module. Port 10 is the recommended port but other USB 2.0 ports can be selected for this function.          |  |
| PCIE12_TXP                    | 0    | Wi-Fi* PCIe* host bus TX (positive) for standard CNVi. Optional to connect to a Wi-Fi* PCIe* PERp0 pin on the Wi-Fi* module. This is the recommended port but other PCIe* ports can be selected for this function.               |  |
| PCIE12_TXN                    | 0    | Wi-Fi* PCIe* host bus TX (negative) for standard CNVi. Optional to connect to a Wi-Fi* PCIe* PERn0 pin on the Wi-Fi* module. This is the recommended port but other PCIe* ports can be selected for this function.               |  |
| PCIE12_RXP                    | I    | Wi-Fi* PCIe* host bus RX (positive) for standard CNVi. Optional to connect to a Wi-Fi* PCIe* PETp0 pin on the Wi-Fi* module. This is the recommended port but other PCIe* ports can be selected for the function.                |  |
| PCIE12_RXN                    | I    | Wi-Fi* PCIe* host bus RX (negative) for standard CNVi. Optional to connect to a Wi-Fi* PCIe* PETn0 pin on the Wi-Fi* module. This is the recommended port but other PCIe* ports can be selected for the function.                |  |
| CLKOUT_PCIE_P3                | 0    | Wi-Fi* PCIe* host bus clock (positive) for standard CNVi. Optional to connect to a Wi-Fi* PCIe* REFCLKp pin on the Wi-Fi* module. This the recommended clock signal but other PCIe* clocks can be select for this function.      |  |
| CLKOUT_PCIE_N3                | 0    | Wi-Fi* PCIe* host bus clock (negative) for standard CNVi. Optional to connect to a Wi-Fi* PCIe* REFCLKp pin on the Wi-Fi* module. This is the recommended clock signal but other PCIe* clocks can be selected for this function. |  |
| CL_RST#                       | 0    | Wi-Fi* CLINK host bus reset for standard CNVi with CLINK support (Intel® vPro™). Optional to connect to a Wi-Fi* CLINK reset pin on the Intel® vPro™ Wi-Fi* module.                                                              |  |
| CL_DATA                       | I/O  | Wi-Fi* CLINK host bus data for standard CNVi with CLINK support (Intel® vPro™). Optional to connect to a Wi-Fi* CLINK data pin on the Intel® vPro™ Wi-Fi* module.                                                                |  |
| CL_CLK                        | 0    | Wi-Fi* CLINK host bus clock for standard CNVi with CLINK support (Intel® vPro™). Optional to connect to a Wi-Fi* CLINK clock pin on the Intel® vPro™ Wi-Fi* module.                                                              |  |
| W_Disable1#                   | 0    | Used for Wi-Fi* RF-Kill control.                                                                                                                                                                                                 |  |



| Name        | Туре | Description                                                                                                                                                                                                                                                                                                           |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |      | This pin can be connected to a platform switch or to SoC GPIOs (recommendation- if possible do not use GPIOs that have Platform impact as "bootstraps" during platform init).  The W_Disable signal have a Pull-up embedded in the CRF silicon,                                                                       |
|             |      | (this is an Active-Low signal).                                                                                                                                                                                                                                                                                       |
| W_Disable2# | 0    | Used for Bluetooth* RF-Kill control.  This pin can be connected to a platform switch or to SoC GPIOs (recommendation- if possible do not use GPIOs that have Platform impact as "bootstraps" during platform init).  The W_Disable signal have a Pull-up embedded in the CRF silicon, (this is an Active-Low signal). |

# 33.4 Integrated Pull-ups and Pull-downs

| Signal      | Resistor | Value    | Notes |
|-------------|----------|----------|-------|
| CNV_BRI_RSP | Pull up  | 20 kohm  |       |
| CNV_RGI_RSP | Pull up  | 20 kohm  |       |
| W_Disable1# | Pull up  | 100 kohm |       |
| W_Disable1# | Pull up  | 100 kohm |       |

# 33.5 I/O Signal Planes and States

| Signal Name     | Power plane | During Reset <sup>1</sup> | Immediately After<br>Reset <sup>1</sup> | S3/S4/S5               | Deep Sx   |
|-----------------|-------------|---------------------------|-----------------------------------------|------------------------|-----------|
| CNV_RF_RESET#   | Primary     | Driven                    | Driven                                  | Driven                 | OFF       |
| MODEM_CLKREQ    | Primary     | Driven                    | Driven                                  | Driven                 | OFF       |
| CNV_MFUART2_RXD | Primary     | Undriven                  | Undriven                                | Undriven               | OFF       |
| CNV_MFUART2_TXD | Primary     | Undriven                  | Undriven                                | Undriven               | OFF       |
| CNV_BRI_DT      | Primary     | Driven                    | Driven                                  | Driven                 | OFF       |
| CNV_BRI_RSP     | Primary     | Powered (input,<br>PU)    | Powered (input, PU)                     | Powered (input,<br>PU) | OFF       |
| CNV_RGI_DT      | Primary     | Driven                    | Driven                                  | Driven                 | OFF       |
| CNV_RGI_RSP     | Primary     | Powered (input,<br>PU)    | Powered (input, PU)                     | Powered (input,<br>PU) | OFF       |
| CNV_WT_CLKP     | Primary     | Undriven                  | Undriven                                | Driven                 | OFF       |
| CNV_WT_CLKN     | Primary     | Undriven                  | Undriven                                | Driven                 | OFF       |
| CNV_WT_D0P      | Primary     | Undriven                  | Undriven                                | Driven                 | OFF       |
| CNV_WT_D0N      | Primary     | Undriven                  | Undriven                                | Driven                 | OFF       |
| CNV_WT_D1P      | Primary     | Undriven                  | Undriven                                | Driven                 | OFF       |
| CNV_WT_D1N      | Primary     | Undriven                  | Undriven                                | Driven                 | OFF       |
| CNV_WR_CLKP     | Primary     | Undriven                  | Undriven                                | Powered (input)        | OFF       |
| CNV_WR_CLKN     | Primary     | Undriven                  | Undriven                                | Powered (input)        | OFF       |
|                 |             |                           |                                         |                        | continued |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel Confidential

External Design Specification, Volume 1 of 2

Intel Confidential

Doc. No.: 576591, Rev.: 1.2



| Signal Name                                            | Power plane | During Reset <sup>1</sup> | Immediately After Reset <sup>1</sup> | S3/S4/S5        | Deep Sx |
|--------------------------------------------------------|-------------|---------------------------|--------------------------------------|-----------------|---------|
| CNV_WR_D0P                                             | Primary     | Undriven                  | Undriven                             | Powered (input) | OFF     |
| CNV_WR_D0N                                             | Primary     | Undriven                  | Undriven                             | Powered (input) | OFF     |
| CNV_WR_D1P                                             | Primary     | Undriven                  | Undriven                             | Powered (input) | OFF     |
| CNV_WR_D1N                                             | Primary     | Undriven                  | Undriven                             | Powered (input) | OFF     |
| CNV_WT_RCOMP                                           | Primary     | Undriven                  | Undriven                             | Driven          | OFF     |
| Note: Decet reference for primary well pine is DSMDST# |             |                           |                                      |                 |         |

Note: Reset reference for primary well pins is RSMRST#.

#### 33.6 Functional Description

The main blocks of the integrated Connectivity solution are partitioned according to the following:

- Connectivity Controller IPcontains:
  - Interfaces to the PCH
  - Debug and testing interfaces
  - Power management and clock Interfaces
  - Interface to the Companion RF module (CRF)
  - Interface to physical I/O pins controlled by the PCH
  - Interfaces to the LTE modem via PCH GPIO
- Companion RF (CRF): This is the integrated connectivity M.2 module. The CRF Top contains:
  - Debug and testing interfaces
  - Power and clock Interfaces
  - Interface to the Connectivity Controller chip
- Physical I/O pins: The SCU units are responsible for generating and controlling
  the power and clock resources of Connectivity Controller and CRF. There are
  unique SCUs in Connectivity Controller and CRF and their operation is coordinated
  due to power and clock dependencies. This coordination is achieved by signaling
  over a control bus (AUX) connecting Connectivity Controller and CRF.

Both Connectivity Controller and CRF have a dedicated AUX bus and arbiter. These two AUX buses are connected by a special interface that connects over the RGI bus. Each of the Connectivity Controller and CRF cores is dedicated to handle a specific connectivity function (Wi-Fi, Bluetooth).

Only the digital part of the connectivity function is located in Connectivity Controller cores, while the CRF cores handle some digital, but mostly analog and RF functionality. Each core in the Connectivity Controller has an interface to the host and an interface to its counterpart in CRF. CRF cores include an analog part which is connected to board level RF circuitry and to an antenna.



# 34.0 Private Configuration Space Target Port ID

The PCH incorporates a wide variety of devices and functions. The registers within these devices are mainly accessed through the primary interface, such as PCI configuration space and IO/MMIO space. Some devices also have registers that are distributed within the PCH Private Configuration Space at individual endpoints (Target Port IDs) which are only accessible through the PCH Sideband Interface. These PCH Private Configuration Space Registers can be addressed via SBREG\_BAR or through SBI Index Data pair programming. For complete details on how to address the PCH Sideband Interface, to access these PCH Private Configuration Registers, reference the latest Platform Controller Hub BIOS Specification.

**Table 73.** Private Configuration Space Register Target Port IDs

| PCH Device/Function Type               | Target Port ID |
|----------------------------------------|----------------|
| OPI Configuration                      | 88h            |
| FIA Configuration                      | CFh            |
| General Purpose I/O (GPIO) Community 0 | 6Eh            |
| General Purpose I/O (GPIO) Community 1 | 6Dh            |
| General Purpose I/O (GPIO) Community 2 | 6Ch            |
| General Purpose I/O (GPIO) Community 4 | 6Ah            |
| DCI                                    | 71h            |
| PCIe* Controller #1 (SPA)              | 80h            |
| PCIe* Controller #2 (SPB)              | 81h            |
| PCIe* Controller #3 (SPC)              | 82h            |
| PCIe* Controller #4 (SPD)              | 83h            |
| SATA                                   | D9h            |
| SMBus                                  | C6h            |
| eSPI / SPI                             | 72h            |
| xHCI                                   | 70h            |
| CNVi                                   | 73h            |
| HSIO Strap Configuration               | 89h            |
| PSF1                                   | BAh            |
| PSF2                                   | BBh            |
| PSF3                                   | BCh            |
| PSF4                                   | BDh            |
| PSF6                                   | 7Fh            |
| PSF7                                   | 7Eh            |
|                                        | continued      |

Intel® 500 Series Chipset Family On-Package Platform Controller Hub
October 2019

Doc. No.: 576591, Rev.: 1.2

Intel © 500 Series Chipset Family On-Package Platform Controller Hub
External Design Specification, Volume 1 of 2

Intel Confidential

209



October 2019 Doc. No.: 576591, Rev.: 1.2



| PCH Device/Function Type                    | Target Port ID |  |
|---------------------------------------------|----------------|--|
| PSF8                                        | 7Dh            |  |
| ISH Controller                              | BEh            |  |
| Real Time Clock (RTC)                       | C3h            |  |
| Processor Interface, 8254 Timer, HPET, APIC | C4h            |  |
| USB 2.0                                     | CAh            |  |
| UART, I <sup>2</sup> C, GSPI                | CBh            |  |
| Integrated Clock Controller (ICC)           | DCh            |  |
| CSI-2 Interface                             | A1h            |  |
| General Purpose I/O (GPIO) Community 3      | 6Bh            |  |
| SSIC Controller                             | B0h            |  |
| PCIe* Controller #5 (SPE)                   | 84h            |  |
| PCIe* Controller #6 (SPF)                   | 85h            |  |
| USB Dual Role / OTG                         | E5h            |  |
| MODPHY0                                     | ABh            |  |
| MODPHY1                                     | AAh            |  |
| MODPHY2                                     | A9h            |  |
| MODPHY3                                     | A8h            |  |
| Intel® Trace Hub                            | B6h            |  |